English
Language : 

N25Q032A13ESE40F Datasheet, PDF (21/82 Pages) Micron Technology – SPI-compatible serial bus interface
32Mb, 3V, Multiple I/O Serial Flash Memory
Nonvolatile and Volatile Registers
Nonvolatile and Volatile Configuration Registers
Table 10: Nonvolatile Configuration Register Bit Definitions
Note 1 applies to entire table
Bit Name
Settings
Description
Notes
15:12 Number of
dummy clock
cycles
0000 (identical to 1111)
0001
0010
.
.
1101
1110
1111
Sets the number of dummy clock cycles subse-
2, 3
quent to all FAST READ commands.
The default setting targets the maximum al-
lowed frequency and guarantees backward com-
patibility.
11:9 XIP mode at 000 = XIP: Fast Read
power-on re- 001 = XIP: Dual Output Fast Read
set
010 = XIP: Dual I/O Fast Read
011 = XIP: Quad Output Fast Read
100 = XIP: Quad I/O Fast Read
101 = Reserved
110 = Reserved
111 = Disabled (Default)
Enables the device to operate in the selected XIP
mode immediately after power-on reset.
8:6 Output driver 000 = Reserved
strength
001 = 90 Ohms
010 = 60 Ohms
011 = 45 Ohms
100 = Reserved
101 = 20 Ohms
110 = 15 Ohms
111 = 30 (Default)
Optimizes impedance at VCC/2 output voltage.
5 Reserved
X
"Don't Care."
4 Reset/hold
0 = Disabled
1 = Enabled (Default)
Enables or disables hold or reset.
(Available on dedicated part numbers.)
3 Quad I/O pro- 0 = Enabled
Enables or disables quad I/O protocol.
4
tocol
1 = Disabled (Default, Extended SPI prot-
cocol)
2 Dual I/O pro- 0 = Enabled
Enables or disables dual I/O protocol.
4
tocol
1 = Disabled (Default, Extended SPI pro-
tocol)
1:0 Reserved
X
"Don't Care."
1:0 Reserved
X
"Don't Care."
1 Reserved
X
"Don't Care."
0 Lock
0 = Disabled
nonvolatile 1 = Enabled (Default)
configuration
register
When this bit is set to 0, the nonvolatile configu-
ration register becomes permanently write pro-
tected and any WRITE NONVOLATILE CONFIGU-
RATION REGISTER command is ignored.
Notes: 1. Settings determine device memory configuration after power-on. The device ships from
the factory with all bits erased to 1 (FFFFh). The register is read from or written to by
PDF: 09005aef84566622
n25q_32mb_3v_65nm.pdf - Rev. G 9/12 EN
21
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2011 Micron Technology, Inc. All rights reserved.