English
Language : 

ISL6551_15 Datasheet, PDF (4/27 Pages) Intersil Corporation – ZVS Full Bridge PWM Controller
ISL6551
Functional Pin Description
PIN #
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19, 20
21, 22
23, 24
25
26, 27
28
PIN NAME
VSS
CT
RD
R_RESDLY
R_RA
ISENSE
PKILIM
BGREF
R_LEB
CS_COMP
CSS
EANI
EAI
EAO
SHARE
LATSD
DCOK
ON/OFF
SYNC2, SYNC1
LOWER2, LOWER1
UPPER2, UPPER1
PGND
VDDP2, VDDP1
VDD
DESCRIPTION
Reference ground. All control circuits are referenced to this pin.
Set the oscillator frequency, up to 1MHz.
Adjust the clock dead time from 50ns to 1000ns.
Program the resonant delay from 50ns to 500ns.
Adjust the ramp for slope compensation (from 50mV to 250mV).
The pin receives the current information via a current sense transformer or a power resistor.
Set the overcurrent limit with the bandgap reference as the trip threshold.
Precision bandgap reference, 1.263V ±2% overall recommended operating conditions.
Program the leading edge blanking from 50ns to 300ns.
Set a low current sharing loop bandwidth with a capacitor.
Program the rise time and the clamping voltage with a capacitor and a resistor, respectively.
Noninverting input of Error Amp. It is clamped by the voltage at the CSS pin (Vclamp).
Inverting input of error amp. It receives the feedback voltage.
Output of error amp. It is clamped by the voltage at the CSS pin (Vclamp).
This pin is the SHARE BUS connecting with other unit(s) for current share operation.
The IC is latched off with a voltage greater than 3V at this pin and is reset by recycling VDD.
Power-good indication with a ±5% window.
This is an Enable pin that controls the states of all drive signals and the soft-start.
These are the gate control signals for the output synchronous rectifiers.
Both lower drivers are PWM controlled on the trailing edge.
Both upper drivers are driven at a fixed 50% duty cycle.
Power ground. High current return paths for both the upper and the lower drivers.
Power is delivered to both the upper and the lower drivers through these pins.
Power is delivered to all control circuits including SYNC1 and SYNC2 via this pin.
Submit Document Feedback
4
FN9066.6
April 30, 2015