English
Language : 

X40030_06 Datasheet, PDF (19/24 Pages) Intersil Corporation – Triple Voltage Monitor with Integrated CPU Supervisor
TIMING DIAGRAMS
Bus Timing
SCL
tSU:STA
SDA IN
SDA OUT
X40030, X40031, X40034, X40035
tF
tHIGH
tSU:DAT
tHD:STA
tLOW
tHD:DAT
tR
tAA tDH
tSU:STO
tBUF
WP Pin Timing
SCL
START
SDA IN
WP
tSU:WP
Clk 1
Slave Address Byte
Clk 9
tHD:WP
Write Cycle Timing
SCL
SDA
8th Bit of Last Byte
ACK
tWC
Stop
Condition
Start
Condition
Nonvolatile Write Cycle Timing
Symbol
tWC(1)
Parameter
Write Cycle Time
Min.
Typ.
Max.
Unit
5
10
ms
Note: (1) tWC is the time from a valid stop condition at the end of a write sequence to the end of the self-timed internal nonvolatile write cycle. It is
the minimum cycle time to be allowed for any nonvolatile write by the user, unless Acknowledge Polling is used.
19
FN8114.1
May 25, 2006