English
Language : 

HYB39S512400AT Datasheet, PDF (8/28 Pages) Infineon Technologies AG – 512-Mbit Synchronous DRAM
HYB 39S512[40/80/16]0AT(L)
512-Mbit Synchronous DRAM
Overview
1
Overview
1.1
Features
• Fully Synchronous to Positive Clock Edge
• 0 to 70 °C operating temperature
• Four Banks controlled by BA0 & BA1
• Programmable CAS Latency: 2 & 3
• Programmable Wrap Sequence: Sequential or Interleave
• Programmable Burst Length: 1, 2, 4, 8 and full page
• Multiple Burst Read with Single Write Operation
• Automatic and Controlled Precharge Command
• Data Mask for Read / Write control (×4, ×8)
• Data Mask for byte control (×16)
• Auto Refresh (CBR) and Self Refresh
• Power Down and Clock Suspend Mode
• 8192 refresh cycles / 64 ms (7,8 µs)
• Random Column Address every CLK ( 1-N Rule)
• Single 3.3 V ± 0.3 V Power Supply
• LVTTL Interface versions
• Plastic Packages:
P-TSOPII-54 400mil width (x4, x8, x16)
Table 1 Performance
Part Number Speed Code
Speed Grade
max. Clock Frequency
@CL3 fCK
tCK3
tAC3
@CL2 tCK2
tAC2
–7
PC133 2–2–2
143
7
5.4
7.5
5.4
–7.5
PC133 3–3–3
133
7.5
5.4
10
6
–8
PC100 2–2–2
125
8
6
10
6
Unit
–
MHz
ns
ns
ns
ns
1.2
Description
The HYB 39S512[40/80/16]0AT(L) are four bank Synchronous DRAM’s organized as 4 banks × 32MBit ×4, 4
banks × 16MBit ×8 and 4 banks × 8Mbit ×16 respectively. These synchronous devices achieve high speed data
transfer rates for CAS-latencies by employing a chip architecture that prefetches multiple bits and then
synchronizes the output data to a system clock. The chip is fabricated with INFINEON’s advanced 0.14 µm
512MBit DRAM process technology.
The device is designed to comply with all industry standards set for synchronous DRAM products, both electrically
and mechanically. All of the control, address, data input and output circuits are synchronized with the positive edge
of an externally supplied clock.
Operating the four memory banks in an interleave fashion allows random access operation to occur at higher rate
than is possible with standard DRAMs. A sequential and gapless data rate is possible depending on burst length,
CAS latency and speed grade of the device.
Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a single 3.3 V ± 0.3 V
power supply. All 512Mbit components are housed in P-TSOPII-54 packages.
Data Sheet
8
Rev. 1.3, 2004-03
10082003-L1GD-PVI5