English
Language : 

XC164KM Datasheet, PDF (54/62 Pages) Infineon Technologies AG – 16-Bit Single-Chip Microcontroller with C166SV2 Core
4.3
AC Parameters
XC164KM
Derivatives
Electrical Parameters
4.3.1 Definition of Internal Timing
The internal operation of the XC164KM is controlled by the internal master clock fMC.
The master clock signal fMC can be generated from the oscillator clock signal fOSC via
different mechanisms. The duration of master clock periods (TCMs) and their variation
(and also the derived external timing) depend on the used mechanism to generate fMC.
This influence must be regarded when calculating the timings for the XC164KM.
pp
()
f OSC
f MC
Direct Clock Drive (1:1)
f OSC
TCM
f MC
Prescaler Operation (N:1)
f OSC
TCM
f MC
TCM
MCT05555
Figure 4-4 Generation Mechanisms for the Master Clock
Note: The example for PLL operation shown in Figure 4-4 refers to a PLL factor of 1:4,
the example for prescaler operation refers to a divider factor of 2:1.
Data Sheet
52
V1.0, 2005-11