English
Language : 

IC-LNB_13 Datasheet, PDF (4/35 Pages) IC-Haus GmbH – 18-BIT OPTO ENCODER WITH SPI AND SER/PAR INTERFACES
iC-LNB 18-BIT OPTO ENCODER preliminary
WITH SPI AND SER/PAR INTERFACES
PACKAGING INFORMATION
Rev A1, Page 4/35
PIN CONFIGURATION
oBGA LNB2C
(7.6 mm x 7.1 mm x 1.6 mm)
1 23456
A
B
C
D
E
PIN FUNCTIONS
No. Name Function
A1 SCK SPI Clock Input
A2 VDD + 3 V ... +5.5 V I/O Ports Supply Voltage
A3 GND I/O Ports Ground
A4 LED LED Highside Current Source
A5 VDDA + 4 V ... +5.5 V Supply Voltage
A6 GNDA Ground
B1 CS SPI Chip Select Input
B2 MISO SPI Data Output
B3 MOSI SPI Data Input
B4 PCOS Analog Voltage Output PCOS
B5 NSIN Analog Voltage Output NSIN
B6 PSIN Analog Voltage Output PSIN
PIN FUNCTIONS
No. Name Function
C1 DIR Code Inversion Input /
Parallel Output Bit 13
C2 TNS Test Input NSIN /
Parallel Output Bit 14
C3 TNC Test Input NCOS /
Parallel Output Bit 15
C4 TPS Test Input PSIN /
Parallel Output Bit 1
C5 TPC Test Input PCOS /
Parallel Output Bit 0
C6 NCOS Analog Voltage Output NCOS
D1 DOUT Shift Register Data Output /
Parallel Output Bit 10
D2 DIN Shift Register Data Input /
Parallel Output Bit 11
D3 NSL Shift Register Load Input (low active) /
Parallel Output Bit 12
D4 INCB Incremental Output B /
Parallel Output Bit 3
D5 INCA Incremental Output A /
Parallel Output Bit 2
D6 ERR Error Message Output (high active)
E1 GB Gray-code Output B (MSB-1) /
Parallel Output Bit 7
E2 GA Gray-code Output A (MSB) /
Parallel Output Bit 8
E3 CLK Shift Register Clock Input /
Parallel Output Bit 9
E4 XJD Adjustment Signal /
Parallel Output Bit 6
E5 POK Power Ok Indication/
Parallel Output Bit 5
E6 INCZ Incremental Output Z /
Parallel Output Bit 4
Wiring unused input pins can be recommended, especially for pins DIR, TPS, TNS, TPC, TNC (e.g. via 10 kΩ to
GNDA).
For dimensional specifications refer to the package datasheet iC-LNB oBGA LNB2C, available separately.