English
Language : 

LM3S316 Datasheet, PDF (8/421 Pages) List of Unclassifed Manufacturers – Microcontroller
List of Figures
List of Figures
Figure 1-1. Stellaris® High-Level Block Diagram ........................................................................................ 28
Figure 1-2. LM3S316 Controller System-Level Block Diagram ................................................................... 34
Figure 2-1. CPU Block Diagram .................................................................................................................. 36
Figure 2-2. TPIU Block Diagram .................................................................................................................. 37
Figure 5-1. JTAG Module Block Diagram .................................................................................................... 49
Figure 5-2. Test Access Port State Machine ............................................................................................... 52
Figure 5-3. IDCODE Register Format.......................................................................................................... 56
Figure 5-4. BYPASS Register Format ......................................................................................................... 56
Figure 5-5. Boundary Scan Register Format ............................................................................................... 57
Figure 6-1. External Circuitry to Extend Reset............................................................................................. 59
Figure 6-2. Main Clock Tree ........................................................................................................................ 62
Figure 7-1. Flash Block Diagram ............................................................................................................... 100
Figure 8-1. GPIO Module Block Diagram .................................................................................................. 118
Figure 8-2. GPIO Port Block Diagram........................................................................................................ 119
Figure 8-3. GPIODATA Write Example...................................................................................................... 120
Figure 8-4. GPIODATA Read Example ..................................................................................................... 120
Figure 9-1. GPTM Module Block Diagram ................................................................................................. 156
Figure 9-2. 16-Bit Input Edge Count Mode Example ................................................................................. 160
Figure 9-3. 16-Bit Input Edge Time Mode Example................................................................................... 161
Figure 9-4. 16-Bit PWM Mode Example .................................................................................................... 162
Figure 10-1. WDT Module Block Diagram ................................................................................................... 187
Figure 11-1. ADC Module Block Diagram.................................................................................................... 211
Figure 11-2. Internal Temperature Sensor Characteristic............................................................................ 213
Figure 12-1. UART Module Block Diagram.................................................................................................. 241
Figure 12-2. UART Character Frame........................................................................................................... 242
Figure 13-1. SSI Module Block Diagram...................................................................................................... 276
Figure 13-2. TI Synchronous Serial Frame Format (Single Transfer).......................................................... 278
Figure 13-3. TI Synchronous Serial Frame Format (Continuous Transfer) ................................................. 279
Figure 13-4. Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 .......................................... 280
Figure 13-5. Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 .................................. 280
Figure 13-6. Freescale SPI Frame Format with SPO=0 and SPH=1........................................................... 281
Figure 13-7. Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0............................... 281
Figure 13-8. Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0....................... 282
Figure 13-9. Freescale SPI Frame Format with SPO=1 and SPH=1........................................................... 282
Figure 13-10. MICROWIRE Frame Format (Single Frame)........................................................................... 283
Figure 13-11. MICROWIRE Frame Format (Continuous Transfer) ............................................................... 284
Figure 13-12. MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements............................ 285
Figure 14-1. I2C Block Diagram ................................................................................................................... 311
Figure 14-2. I2C Bus Configuration.............................................................................................................. 312
Figure 14-3. Data Validity During Bit Transfer on the I2C Bus..................................................................... 312
Figure 14-4. START and STOP Conditions ................................................................................................. 312
Figure 14-5. Complete Data Transfer with a 7-Bit Address ......................................................................... 313
Figure 14-6. R/S Bit in First Byte ................................................................................................................. 314
Figure 14-7. Master Single SEND................................................................................................................ 315
Figure 14-8. Master Single RECEIVE.......................................................................................................... 316
Figure 14-9. Master Burst SEND (sending n bytes)..................................................................................... 317
8
April 27, 2007
Preliminary