English
Language : 

LM3S316 Datasheet, PDF (14/421 Pages) List of Unclassifed Manufacturers – Microcontroller
List of Registers
Register 17: GPTM TimerA (GPTMTAR), offset 0x048 ............................................................................... 185
Register 18: GPTM TimerB (GPTMTBR), offset 0x04C .............................................................................. 186
Watchdog Timer............................................................................................................................ 187
Register 1: Watchdog Load (WDTLOAD), offset 0x000 ............................................................................ 190
Register 2: Watchdog Value (WDTVALUE), offset 0x004 ......................................................................... 191
Register 3: Watchdog Control (WDTCTL), offset 0x008............................................................................ 192
Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C ................................................................ 193
Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 ....................................................... 194
Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014.................................................. 195
Register 7: Watchdog Lock (WDTLOCK), offset 0xC00 ............................................................................ 196
Register 8: Watchdog Test (WDTTEST), offset 0x418 .............................................................................. 197
Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0..................................... 198
Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4..................................... 199
Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8..................................... 200
Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC .................................... 201
Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 ..................................... 202
Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 ..................................... 203
Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 ..................................... 204
Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC .................................... 205
Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0........................................ 206
Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4........................................ 207
Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8........................................ 208
Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC ...................................... 209
Analog-to-Digital Converter (ADC).............................................................................................. 210
Register 1: ADC Active Sample Sequencer (ADCACTSS), offset 0x000 .................................................. 216
Register 2: ADC Raw Interrupt Status (ADCRIS), offset 0x004................................................................. 217
Register 3: ADC Interrupt Mask (ADCIM), offset 0x008 ............................................................................ 218
Register 4: ADC Interrupt Status and Clear (ADCISC), offset 0x00C........................................................ 219
Register 5: ADC Overflow Status (ADCOSTAT), offset 0x010 .................................................................. 220
Register 6: ADC Event Multiplexer Select (ADCEMUX), offset 0x014 ...................................................... 221
Register 7: ADC Underflow Status (ADCUSTAT), offset 0x018 ................................................................ 222
Register 8: ADC Sample Sequencer Priority (ADCSSPRI), offset 0x020.................................................. 223
Register 9: ADC Processor Sample Sequence Initiate (ADCPSSI), offset 0x028 ..................................... 224
Register 10: ADC Sample Averaging Control (ADCSAC), offset 0x030 ...................................................... 225
Register 11: ADC Sample Sequence Input Multiplexer Select 0 (ADCSSMUX0), offset 0x040.................. 226
Register 12: ADC Sample Sequence Control 0 (ADCSSCTL0), offset 0x044............................................. 228
Register 13: ADC Sample Sequence Result FIFO 0 (ADCSSFIFO0), offset 0x048.................................... 230
Register 14: ADC Sample Sequence FIFO 0 Status (ADCSSFSTAT0), offset 0x04C................................ 231
Register 15: ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1), offset 0x060.................. 232
Register 16: ADC Sample Sequence Control 1 (ADCSSCTL1), offset 0x064............................................. 233
Register 17: ADC Sample Sequence Result FIFO 1 (ADCSSFIFO1), offset 0x068.................................... 233
Register 18: ADC Sample Sequence FIFO 1 Status (ADCSSFSTAT1), offset 0x06C................................ 233
Register 19: ADC Sample Sequence Input Multiplexer Select 2 (ADCSSMUX2), offset 0x080.................. 234
Register 20: ADC Sample Sequence Control 2 (ADCSSCTL2), offset 0x084............................................. 235
Register 21: ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088.................................... 235
Register 22: ADC Sample Sequence FIFO 2 Status (ADCSSFSTAT2), offset 0x08C................................ 235
Register 23: ADC Sample Sequence Input Multiplexer Select 3 (ADCSSMUX3), offset 0x0A0 ................. 236
Register 24: ADC Sample Sequence Control 3 (ADCSSCTL3), offset 0x0A4 ............................................ 237
14
April 27, 2007
Preliminary