English
Language : 

LM3S617 Datasheet, PDF (15/379 Pages) List of Unclassifed Manufacturers – Microcontroller
LM3S617 Data Sheet
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC ................................................. 303
SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0..................................................... 304
SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4..................................................... 305
SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8..................................................... 306
SSI PrimeCell Identification 3 (SSIPCellID3), offset 0xFFC .................................................... 307
Analog Comparator ...................................................................................................................... 308
Register 1: Analog Comparator Masked Interrupt Status (ACMIS), offset 0x00........................................ 312
Register 2: Analog Comparator Raw Interrupt Status (ACRIS), offset 0x04.............................................. 313
Register 3: Analog Comparator Interrupt Enable (ACINTEN), offset 0x08 ................................................ 314
Register 4: Analog Comparator Reference Voltage Control (ACREFCTL), offset 0x10 ............................ 315
Register 5: Analog Comparator Status 0 (ACSTAT0), offset 0x20 ............................................................ 316
Register 6: Analog Comparator Control 0 (ACCTL0), offset 0x24 ............................................................. 317
Pulse Width Modulator (PWM)..................................................................................................... 319
Register 1: PWM Master Control (PWMCTL), offset 0x000....................................................................... 325
Register 2: PWM Time Base Sync (PWMSYNC), offset 0x004................................................................. 326
Register 3: PWM Output Enable (PWMENABLE), offset 0x008................................................................ 327
Register 4: PWM Output Inversion (PWMINVERT), offset 0x00C............................................................. 328
Register 5: PWM Output Fault (PWMFAULT), offset 0x010...................................................................... 329
Register 6: PWM Interrupt Enable (PWMINTEN), offset 0x014................................................................. 330
Register 7: PWM Raw Interrupt Status (PWMRIS), offset 0x018 .............................................................. 331
Register 8: PWM Interrupt Status and Clear (PWMISC), offset 0x01C ..................................................... 332
Register 9: PWM Status (PWMSTATUS), offset 0x020............................................................................. 333
Register 10: PWM0 Control (PWM0CTL), offset 0x040............................................................................... 334
Register 11: PWM0 Interrupt Enable (PWM0INTEN), offset 0x044............................................................. 335
Register 12: PWM0 Raw Interrupt Status (PWM0RIS), offset 0x048 .......................................................... 336
Register 13: PWM0 Interrupt Status and Clear (PWM0ISC), offset 0x04C ................................................. 337
Register 14: PWM0 Load (PWM0LOAD), offset 0x050 ............................................................................... 338
Register 15: PWM0 Counter (PWM0COUNT), offset 0x054 ....................................................................... 339
Register 16: PWM0 Compare A (PWM0CMPA), offset 0x058 .................................................................... 340
Register 17: PWM0 Compare B (PWM0CMPB), offset 0x05C.................................................................... 341
Register 18: PWM0 Generator A Control (PWM0GENA), offset 0x060....................................................... 342
Register 19: PWM0 Generator B Control (PWM0GENB), offset 0x064....................................................... 344
Register 20: PWM0 Dead-Band Control (PWM0DBCTL), offset 0x068 ...................................................... 345
Register 21: PWM0 Dead-Band Rising-Edge Delay (PWM0DBRISE), offset 0x06C .................................. 346
Register 22: PWM0 Dead-Band Falling-Edge-Delay (PWM0DBFALL), offset 0x070.................................. 347
May 4, 2007
15
Preliminary