English
Language : 

CS42L51_07 Datasheet, PDF (40/88 Pages) Cirrus Logic – Low Power, Stereo CODEC with Headphone Amp
4.5.3
CS42L51
High-Impedance Digital Output
The serial port may be placed on a clock/data bus that allows multiple masters for the serial port I/O with-
out the need for external buffers. The 3ST_SP bit places the internal buffers for these I/O in a high-imped-
ance state, allowing another device to transmit serial port data without bus contention.
CS42L51
Transmitting Device #1
SDOUT
Transmitting Device #2
3ST_SP
SCLK/LRCK
Receiving Device
4.5.4
Figure 18. Tri-State Serial Port
Quarter- and Half-Speed Mode
Quarter-Speed Mode (QSM) and Half-Speed Mode (HSM) allow lower sample rates while maintaining a
relatively flat noise floor in the typical audio band of 20 Hz - 20 kHz. Single-Speed Mode (SSM) will allow
lower frequency sample rates; however, the DAC's noise floor, that normally rises out-of-band, will scale
with the lower sample rate and begin to rise within the audio band. QSM and HSM corrects for most of
this scaling, effectively increasing the dynamic range of the CODEC at lower sample rates, relative to
SSM.
4.6 Digital Interface Formats
The serial port operates in standard I²S, Left-Justified or Right-Justified (DAC only) digital interface formats
with varying bit depths from 16 to 24. Data is clocked out of the ADC or into the DAC on the rising edge of
SCLK. Figures 19-21 illustrate the general structure of each format. Refer to “Switching Specifications - Se-
rial Port” on page 20 for exact timing relationship between clocks and data.
Software
Control: “Interface Control (Address 04h)” on page 52.
Hardware
Control:
Pin
“I²S/LJ” pin 3
Setting
LO
HI
Selection
Left-Justified Interface
I²S Interface
LRCK
SCLK
Left Channel
Right Channel
SDIN
MSB
LSB
MSB
LSB
AOUTA / AINxA
AOUTB / AINxB
Figure 19. I²S Format
MSB
40
DS679F1