English
Language : 

AK4633 Datasheet, PDF (30/82 Pages) Asahi Kasei Microsystems – 16-Bit Mono CODEC with ALC & MIC/SPK-AMP
ASAHI KASEI
[AK4633]
„ PLL Slave Mode (PMPLL bit = “1”, M/S bit = “0”)
A reference clock of PLL is selected among the input clocks to MCKI, BICK or FCK pin. The required clock to the
AK4633 is generated by an internal PLL circuit. Input frequency is selected by PLL3-0 bits. When BICK input frequency
is 16fs, the audio interface format supports only Mode 0(DSP Mode).
a) PLL reference clock: MCKI pin
BICK and FCK inputs should be synchronized with MCKO output. The phase between MCKO and FCK dose not
matter. Sampling frequency can be selected by FS3-0 bits(Table 5).
AK4633
11.2896MHz, 12MHz, 12.288MHz
13.5MHz, 24MHz, 27MHz
DSP or µP
MCKI
MCKO
BICK
FCK
256fs
16fs, 32fs, 64fs
1fs
MCLK
BCLK
FCK
SDTO
SDTI
SDTI
SDTO
Figure 19. PLL Slave Mode1 (PLL Reference Clock: MCKI pin)
b) PLL reference clock: BICK or FCK pin
In case of using BICK or FCK as PLL reference clock, the sampling frequency corresponds to 7.35kHz to 48kHz by
FS3-0 bits(Table 6).
AK4633
MCKO
MCKI
BICK
FCK
SDTO
SDTI
DSP or µP
16fs, 32fs, 64fs
1fs
BCLK
FCK
SDTI
SDTO
Figure 20. PLL Slave Mode 1 (PLL Reference Clock: FCK or BICK pin)
The external clocks (MCKI, BICK and FCK) should always be present whenever the ADC or DAC or Programmable
Filter are in operation (PMADC bit = “1” or PMDAC bit = “1” or PMPFIL bit = “1”). If these clocks are not provided, the
AK4633 may draw excess current and it is not possible to operate properly because utilizes dynamic refreshed logic
internally. If the external clocks are not present, the ADC, DAC and Programmable Filter should be in the power-down
mode (PMADC bit =PMDAC bit = PMPFIL bit = “0”).
MS0447-E-03
- 30 -
2006/04