English
Language : 

AKD4683 Datasheet, PDF (23/74 Pages) Asahi Kasei Microsystems – AK4683 Evaluation Board Rev.1
ASAHI KASEI
7-4 -2. ADC with PORT B: AK4114 (U10) as external DIT
7-4-2-1. Connection of connector
For digital output, RCA connector J26 (PORTB_TX1) is available.
7-4-2-2. Setting of jumper pin
Setting of interface signal of PORTA: AK4114 (U7) is as follows.
[AKD4683-A]
JP17
JP18
JP11
BICKA OLRCKA ILRCKA
JP12
SDTIA
JP13
JP14
JP15
SDTIA1_SEL SDTIA2_SEL SDTIA3_SEL
(open) (open)
(open) (open)
DIR
GND DIR
GND
(GND)
(GND)
DIR
GND
(GND)
Figure 38. JP17 (BICKA), JP18 (OLRCKA), JP11 (ILRCKA), JP12 (SDTIA), JP13 (SDTIA1_SEL), JP14
(SDTIA2_SEL), JP15 (SDTIA3_SEL)
Setting of interface signal of PORTB: AK4114 (U10) is as follows.
JP23
JP24
BICKB LRCKB
JP21
SDTIB_SEL
(short)
(short)
DIR
GND
(GND)
Figure 39. JP23 (BICKB), JP24 (LRCKB), JP21 (SDTIB_SEL)
When master clock of AK4683: MCKO is supplied to PORTB: AK4114 (U10): XTI,
setting of master clock is as follows.
JP20
XTIB
(short)
Figure 40. JP20 (XTIB)
7-4-2-3. Setting of DIP switch
Set SW4 (PORTB_DIR): 5pin (CM1) to OFF.
Set SW4 (PORTB_DIR): 4pin (CM0) to ON.
7-4-2-4. Setting of toggle switch
Set SW3 (DIR PORTA) to OFF.
Set SW5 (DIR PORTB) to ON.
Set SW1 (PDN) to OFFË ON.
<KM077504>
- 23 -
2005/08