English
Language : 

AKD4683 Datasheet, PDF (19/74 Pages) Asahi Kasei Microsystems – AK4683 Evaluation Board Rev.1
ASAHI KASEI
[AKD4683-A]
7-2. ADC with internal DIT
7-2-1. Connection of connector
For output, optical connector PORT1 (TOTX176) or RCA connector J13 (TX1) are available.
7-2-2. Setting of jumper pin
JP2 (TX1) controls digital output (optical connector PORT1 or RCA connector J13).
JP2
JP2
TX1
TX1
OPT
RCA
(OPT)<Default>
Figure 26. JP2 (TX1)
OPT
RCA
(RCA)
Setting of interface signal of PORTA: AK4114 (U7) is as follows.
JP17
JP18
JP11
BICKA OLRCKA ILRCKA
JP12
SDTIA
JP13
JP14
JP15
SDTIA1_SEL SDTIA2_SEL SDTIA3_SEL
(open) (open)
(open) (open)
DIR
GND DIR
GND DIR
GND
(GND)
(GND)
(GND)
Figure 27. JP17 (BICKA), JP18 (OLRCKA), JP11 (ILRCKA), JP12 (SDTIA), JP13 (SDTIA1_SEL), JP14
(SDTIA2_SEL), JP15 (SDTIA3_SEL)
Setting of interface signal of PORTB: AK4114 (U10) is as follows.
JP23
JP24
BICKB LRCKB
JP21
SDTIB_SEL
(open)
(open)
DIR
GND
(GND)
Figure 28. JP23 (BICKB), JP24 (LRCKB), JP21 (SDTIB_SEL)
7-2-3. Setting of DIP switch
SW2 (PORTA_DIR/4683) and SW4 (PORTB_DIR) are “Don’t care”.
7-2-4. Setting of toggle switch
Set SW3 (DIR PORTA) to OFF.
Set SW5 (DIR PORTB) to OFF.
Set SW1 (PDN) to OFFË ON.
<KM077504>
- 19 -
2005/08