English
Language : 

GP4020 Datasheet, PDF (12/17 Pages) Zarlink Semiconductor Inc – GPS Receiver Baseband Processor
GP4020
Universal Asynchronous Receive/Transmit
(UART1 and UART2)
The full duplex asynchronous channels of UART1 and
UART2 provide RS232 type interfaces, which support
an XON/XOFF software protocol. The Receive and
Transmit channels are double buffered. The UARTs
may be polled, or may use an interrupt scheme for
module bus transfers. An internal Baud rate generator
in each UART can provide selectable data rates,
derived from on-chip sources for an Rx/Tx pair.
Electrical Characteristics
Directly-triggered DMA transfers with each UART are
also possible without the need for CPU intervention.
Watchdog (WDOG)
The GP4020 Watchdog can be used to detect hardware
or software run-time errors, and reset the system. The
processor is required to reset the watchdog periodically;
failure to do so will result in a chip-wide reset.
TAMB = -40°C to +85°C, VDD = +3·0V to +3·6V (+3·3V nominal). The input thresholds and output voltage limits for the
logic signal pins are tested and guaranteed by production test. All other parameters are guaranteed by characterisation
and design. They apply within the specified ambient temperature and supply voltage ranges unless otherwise specified.
Use in conjunction with the GP4020 GPS Baseband Processor Design Manual (DM5280).
Characteristic
Symbol
Min.
Value
Typ. Max.
Units
Conditions
Operating voltage range
Battery backup voltage
Supply Current
Full chip
VBATT
IDD
40MHz low level differential input ILLDI
Processor clock oscillator
IPRX
Phase locked loop
IPLL
Real time clock
Firefly MF1 microcontroller
Firefly MF1 microcontroller
Operating frequency
Operating frequency
Output capacitance
IRTC
IFMF1
FBµILD
FBµILD
3·0
3·6
V
2·7
V
100 mA Simulated. Firefly BµlLD_CLK =
30MHz, outputs loaded with
50pF, 12 tracking correlator
channels
4·4 mA Enabled
100 nA Disabled
0·9 mA Enabled
<100
nA Disabled
1·0
µA Disabled
2·9
mA Enabled - FOUT = 30MHz,
Mult Factor = 3
3·4
mA Enabled - FOUT = 60MHz,
Mult Factor = 6
4·5
mA Enabled - FOUT = 1 20MHz,
Mult Factor = 12
6·2
mA Enabled - FOUT = 240MHz,
Mult Factor = 24
3·27 7·75 µA
0·7
mA/MHz
20 31·25 MHz Bµild_CLK – external memory
at >1 wait state or internal
memory at 0 wait state.
20 27.5 MHz Bµild_CLK – external memory
access at 0 wait state.
50
pF Total external load, all outputs
and I/Os
Cont…
12