English
Language : 

X5001 Datasheet, PDF (1/19 Pages) Xicor Inc. – CPU Supervisor
X5001
CPU Supervisor
Features
• 200ms Power On Reset Delay
• Low Vcc Detection and Reset Assertion
—Five Standard Reset Threshold Voltages
—Adjust Low Vcc Reset Threshold Voltage using
special programming sequence
— Reset Signal Valid to Vcc=1V
• Selectable Nonvolatile Watchdog Timer
—0.2, 0.6, 1.4 seconds
—Off selection
—Select settings through software
• Long Battery Life With Low Power Consumption
—<50µA Max Standby Current, Watchdog On
—<1µA Max Standby Current, Watchdog Off
• 2.7V to 5.5V Operation
• SPI Mode 0 interface
• Built-in Inadvertent Write Protection
—Power-Up/Power-Down Protection Circuitry
—Watchdog Change Latch
• High Reliability
• Available Packages
—8-Lead TSSOP
—8-Lead SOIC
—8 Pin PDIP
Block Diagram
DESCRIPTION
This device combines three popular functions, Power on
Reset, Watchdog Timer, and Supply Voltage Supervision
in one package. This combination lowers system cost,
reduces board space requirements, and increases reli-
ability.
The Watchdog Timer provides an independent protection
mechanism for microcontrollers. During a system failure,
the device will respond with a RESET signal after a
selectable time-out interval. The user selects the interval
from three preset values. Once selected, the interval
does not change, even after cycling the power.
The user’s system is protected from low voltage condi-
tions by the device’s low Vcc detection circuitry. When
Vcc falls below the minimum Vcc trip point, the system is
reset. RESET is asserted until Vcc returns to proper
operating levels and stabilizes. Five industry standard
VTRIP thresholds are available, however, Xicor’s unique
circuits allow the thresold to be reprogrammed to meet
custom requirements or to fine-tune the threshold for
applications requiring higher precision.
The device utilizes Xicor’s proprietary Direct WriteTM cell
for the Watchdog TImer control bits and the VTRIP stor-
age element, providing a minimum endurance of
100,000 write cycles and a minimum data retention of
100 years.
SI
SO
SCK
CS/WDI
V CC
DATA
REGISTER
COMMAND
DECODE &
CONTROL
LOGIC
WATCHDOG
TRANSITION
DETECTOR
+
V TRIP
-
©Xicor, Inc. 1994, 1995, 1996, 1998 Patents Pending
7078 1.1 8/9/99 CM
1
WATCHDOG
TIMER
RESET &
WATCHDOG
TIMEBASE
POWER ON/
LOW VOLTAGE
RESET
GENERATION
RESET
Characteristics subject to change without notice
7036 FRM 01