English
Language : 

OMAPL138B-EP Datasheet, PDF (164/282 Pages) Texas Instruments – OMAPL138B C6-Integra DSP+ARM Processor
OMAPL138B-EP
SPRS815B – DECEMBER 2011 – REVISED MARCH 2012
www.ti.com
Table 5-62. Switching Characteristics for McBSP0 [1.0V](1) (2)
(see Figure 5-35)
NO.
PARAMETER
1
td(CKSH-CKRXH)
Delay time, CLKS high to CLKR/X high for internal CLKR/X
generated from CLKS input
2 tc(CKRX) (3)
3 tw(CKRX) (3)
Cycle time, CLKR/X
Pulse duration, CLKR/X high or CLKR/X low
CLKR/X int
CLKR/X int
4 td(CKRH-FRV) Delay time, CLKR high to internal FSR valid
CLKR int
CLKR ext
9 td(CKXH-FXV) Delay time, CLKX high to internal FSX valid
CLKX int
CLKX ext
12
tdis(CKXH-
(3)
DXHZ)
Disable time, DX high impedance following last data CLKX int
bit from CLKX high
CLKX ext
13 td(CKXH-DXV)(3) Delay time, CLKX high to DX valid
CLKX int
CLKX ext
14 td(FXH-DXV)
Delay time, FSX high to DX valid
ONLY applies when in data
delay 0 (XDATDLY = 00b) mode
FSX int
FSX ext
1.0V
MIN
MAX
3
2P or 26.6 (4) (5) (6)
C - 2 (7)
-4
2.5
-4
2.5
-4
-2
-4 + D1(8)
2.5 + D1(8)
-4 (9)
-2 (9)
21.5
C + 2(7)
10
21.5
10
21.5
10
21.5
10 + D2(8)
21.5 + D2(8)
5 (9)
21.5 (9)
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
(1) CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also
inverted.
(2) Minimum delay times also represent minimum output hold times.
(3) Parameters are characterized from -40°C to 105°C unless otherwise noted.
(4) Minimum CLKR/X cycle times must be met, even when CLKR/X is generated by an internal clock source. Minimum CLKR/X cycle times
are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.
(5) P = ASYNC3 period in ns. For example, when the ASYNC clock domain is running at 100 MHz, use 10 ns.
(6) Use whichever value is greater.
(7) C = H or L
S = sample rate generator input clock = P if CLKSM = 1 (P = ASYNC period)
S = sample rate generator input clock = P_clks if CLKSM = 0 (P_clks = CLKS period)
H = CLKX high pulse width = (CLKGDV/2 + 1) * S if CLKGDV is even
H = (CLKGDV + 1)/2 * S if CLKGDV is odd
L = CLKX low pulse width = (CLKGDV/2) * S if CLKGDV is even
L = (CLKGDV + 1)/2 * S if CLKGDV is odd
CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the maximum limit (see (4) above).
(8) Extra delay from CLKX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.
if DXENA = 0, then D1 = D2 = 0
if DXENA = 1, then D1 = 6P, D2 = 12P
(9) Extra delay from FSX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.
if DXENA = 0, then D1 = D2 = 0
if DXENA = 1, then D1 = 6P, D2 = 12P
164 Peripheral Information and Electrical Specifications
Copyright © 2011–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): OMAPL138B-EP