English
Language : 

THS1207 Datasheet, PDF (22/33 Pages) Texas Instruments – 12 bit 4 ANALOG INPUT 6 MSPS SIMULTANEOUS SAMPLING
THS1207
SLAS284A – AUGUST 2000 – REVISED DECEMBER 2002
www.ti.com
TIMING AND SIGNAL DESCRIPTION OF THE THS1207
The reading from the THS1207 and writing to the THS1207 is performed by using the chip select inputs (CS0,
CS1), the write input WR and the read input RD. The write input is configurable to a combined read/write input
(R/W). This is desired in cases where the connected processor consists of a combined read/write output signal
(R/W). The two chip select inputs can be used to interface easily to a processor.
Reading from the THS1207 takes place by an internal RDint signal, which is generated from the logical
combination of the external signals CS0, CS1 and RD (see Figure 6). This signal is then used to strobe out the
words and to enable the output buffers. The last external signal (either CS0, CS1 or RD) to become valid makes
RDint active while the write input (WR) is inactive. The first of those external signals switching to an inactive
state deactivates RDint again.
Writing to the THS1207 takes place by an internal WRint signal, which is generated from the logical combination
of the external signals CS0, CS1 and WR. This signal strobes the control words into the control registers 0 and
1. The last external signal (either CS0, CS1 or WR) to become valid switches WRint active while the read input
(RD) is inactive. The first of those external signals going to its inactive state deactivates WRint again.
CS0
Read Enable
CS1
RD
Write Enable
WR
Data Bits
Control/Data
Registers
Figure 31. Logical Combination of CS0, CS1, RD, and WR
22