English
Language : 

LAN91C100FD_0601 Datasheet, PDF (7/78 Pages) SMSC Corporation – FEAST Fast Ethernet Controller with Full Duplex Capability
FEAST Fast Ethernet Controller with Full Duplex Capability
Chapter 3 Description of Pin Functions
PQFP/TQFP
PIN NO.
148-159
NAME
Address
145-147 Address
193
160-163
Address
Enable
nByte
Enable
173-170,
168-166,
164, 144,
142-139,
137-135,
133,
131-129,
127, 126,
124, 123,
121, 118,
117,
115-112,
110
182
Data Bus
Reset
95
nAddress
Strobe
183
nCycle
184
Write/
nRead
181
nVL Bus
Access
105
Local Bus
Clock
SYMBOL
A4-A15
A1-A3
AEN
nBE0-
nBE3
D0-D31
RESET
nADS
nCYCLE
W/nR
nVLBUS
LCLK
BUFFER
TYPE
I
I
I
I
I/O24
DESCRIPTION
Input. Decoded by LAN91C100FD to determine
access to its registers.
Input. Used by LAN91C100FD for internal
register selection.
Input. Used as an address qualifier. Address
decoding is only enabled when AEN is low.
Input. Used during LAN91C100FD register
accesses to determine the width of the access
and the register(s) being accessed. nBE0-nBE3
are ignored when nDATACS is low (burst
accesses) because 32 bit transfers are
assumed.
Bidirectional. 32 bit data bus used to access the
LAN91C100FD’s internal registers. Data bus
has weak internal pullups. Supports direct
connection to the system bus without external
buffering. For 16 bit systems, only D0-D15 are
used.
IS
IS
I
IS
I with
pullup
I
Input. This input is not considered active unless
it is active for at least 100ns to filter narrow
glitches.
Input. For systems that require address latching,
the rising edge of nADS indicates the latching
moment for A1-A15 and AEN. All
LAN91C100FD internal functions of A1-A15,
AEN are latched except for nLDEV decoding.
Input. This active low signal is used to control
LAN91C100FD EISA burst mode synchronous
bus cycles.
Input. Defines the direction of synchronous
cycles. Write cycles when high, read cycles
when low.
Input. When low, the LAN91C100FD
synchronous bus interface is configured for VL
Bus accesses. Otherwise, the LAN91C100FD is
configured for EISA DMA burst accesses. Does
not affect the asynchronous bus interface.
Input. Used to interface synchronous buses.
Maximum frequency is 50 MHz. Limited to 8.33
MHz for EISA DMA burst mode.
SMSC DS – LAN91C100FD Rev. D
Page 7
DATASHEET
Rev. 01-20-06