English
Language : 

COM20022I Datasheet, PDF (6/83 Pages) SMSC Corporation – 10 MBPS ARCNET CONTROLLER WITH 2KX8 ON BOARD RAM
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Board RAM
Datasheet
Figure 8.17 - DMA Timing (Intel Mode 80XX) ........................................................................................................75
Figure 8.18 - DMA Timing (Motorola Mode 68XX) ................................................................................................76
Figure 9.1 - COM20022I 48 Pin TQFP Package Outline..............................................................................................79
Figure 10.1 - Effect of the EF Bit on the TA/RI Bit .................................................................................................82
List of Tables
Table 5.1 - Typical Media .............................................................................................................................................30
Table 6.1 - Read Register Summary............................................................................................................................32
Table 6.2 - Write Register Summary ............................................................................................................................33
Table 6.3 - Status Register ...........................................................................................................................................38
Table 6.4 - Diagnostic Status Register..........................................................................................................................39
Table 6.5 - Command Register.....................................................................................................................................40
Table 6.6 - Address Pointer High Register ....................................................................................................................41
Table 6.7 - Address Pointer Low Register.....................................................................................................................42
Table 6.8 - Sub Address Register .................................................................................................................................42
Table 6.9 - Configuration Register ................................................................................................................................43
Table 6.10 - Setup 1 Register .......................................................................................................................................44
Table 6.11 - Setup 2 Register .......................................................................................................................................45
Table 6.12 - Bus Control Register.................................................................................................................................46
Table 6.13 - DMA Count Register.................................................................................................................................47
Table 8.1 - DMA Timing................................................................................................................................................77
Table 9.1 - COM20022I 48 Pin TQFP Package Parameters........................................................................................79
For more details on the ARCNET protocol engine and traditional dipulse signaling schemes,
please refer to the ARCNET Local Area Network Standard, or the ARCNET Designer's
Handbook, available from Datapoint Corporation.
Rev. 08-18-03
Page 6
DATASHEET
SMSC COM20022I