English
Language : 

HYS72T64300HP-3S-A Datasheet, PDF (10/50 Pages) Qimonda AG – 240-Pin Registered DDR2 SDRAM Modules
Internet Data Sheet
HYS72T[64/128]3x0HP–[3S/3.7/5]–A
Registered DDR2 SDRAM Modules
Pin No.
Name
161
162
167
168
Data Strobe Bus
7
6
16
15
28
27
37
36
84
83
93
92
105
104
114
113
46
45
125
126
134
135
146
147
155
156
202
203
211
212
223
224
232
CB4
CB5
CB6
CB7
DQS0
DQS0
DQS1
DQS1
DQS2
DQS2
DQS3
DQS3
DQS4
DQS4
DQS5
DQS5
DQS6
DQS6
DQS7
DQS7
DQS8
DQS8
DQS9
DQS9
DQS10
DQS10
DQS11
DQS11
DQS12
DQS12
DQS13
DQS13
DQS14
DQS14
DQS15
DQS15
DQS16
Pin Buffer
Type Type
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
Function
Check Bits 7:0
Check Bit Input / Output pins
Note: NC on Non-ECC module
I/O SSTL Data Strobes 17:0
I/O SSTL The data strobes, associated with one data byte, sourced with data
I/O
SSTL
transfers. In Write mode, the data strobe is sourced by the controller
and is centered in the data window. In Read mode the data strobe is
I/O SSTL sourced by the DDR2 SDRAM and is sent at the leading edge of the
I/O SSTL data window. DQS signals are complements, and timing is relative to
I/O SSTL the crosspoint of respective DQS and DQS. If the module is to be
operated in single ended strobe mode, all DQS signals must be tied on
I/O SSTL the system board to VSS through a 20 Ω to 10 kΩ resistor and DDR2
I/O SSTL SDRAM mode registers programmed appropriately.
I/O SSTL Note: See block diagram for corresponding DQ signals
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
I/O SSTL
Rev. 1.22, 2007-06
10
07042006-834B-Z31V