English
Language : 

MN5572 Datasheet, PDF (5/28 Pages) Panasonic Semiconductor – Gray Scale Font Engine
I Pin Descriptions (continued)
1. Local 32 mode pin descriptions (continued)
Pin Name
I/O
P1VSS
 Ground
P2VSS
 Ground
VSS
 Ground
Description
MN5572
2. Local 16 mode pin descriptions
Pin Name
I/O
Description
ICLOCK
I Internal operating clock input
HOSTCLK
I External interface clock input
NRST
I Hardware reset (active low)
ADRS[3 : 0]
I Address input from host
NCS
I Chip select from host (active low)
NWE
I Write enable from host (active low)
NRE
I Read enable from host (active low)
DATA[31 : 16]
I Unused
DATA[15 : 0]
I/O Data I/O to/from host (upper 16 bits)
WAIT
O Wait output to host
IRQ
O Interrupt request output to host
IFCFG
I Interface mode setting (connect low)
BUSSEL
I Data bus width setting (connect low)
CLKSEL[2 : 0]
I Internal/external clock setting
PLNRESET
I
Internal PLL reset (active low)
P1NPWD
I Low power mode control for internal frequency multiplier PLL (active low)
P1SEL[2 : 1]
I Frequency selector for internal frequency multiplier PLL
P2NPWD
I Low power mode control for external phase compensation PLL (active low)
OCLOCK
O Unused
NSERR
I Unused
NPERR
I Unused
PAR
I Unused
NSTOP
I Unused
NDEVSEL
I Unused
MINTEST
I Testing (Connect low during normal operation.)
TESTON
I Testing (Connect low during normal operation.)
CAPTON
I Testing (Connect low during normal operation.)
PLTEST
I Testing (Connect low during normal operation.)
PLTPDIN
I Testing (Connect low during normal operation.)
SDF00008BEM
5