English
Language : 

DS92LV0411 Datasheet, PDF (12/40 Pages) National Semiconductor (TI) – 5 - 50 MHz Channel Link II Serializer/Deserializer with LVDS Parallel Interface
Symbol
Parameter
Conditions
tHLT
Output High-to-Low Transition RL = 100Ω, De-emphasis = disabled,
Time
VODSEL = 0
Figure 4
RL = 100Ω, De-emphasis = disabled,
VODSEL = 1
tXZD
Ouput Active to OFF Delay,
Figure 9
tPLD
PLL Lock Time, Figure 7
tSD
Delay - Latency, Figure 10
tDJIT
Output Total Jitter,
Figure 12
RL = 100Ω
RL = 100Ω
RL = 100Ω, De-Emph = disabled,
RANDOM pattern
λSTXBW Jitter Transfer
Function -3 dB Bandwidth
δSTX
Jitter Transfer
Function Peaking
DS92LV0412 CHANNEL LINK II CML INPUT
tDDLT Lock Time
SSCG = OFF,
5 MHz
SSCG = ON,
5 MHz
SSCG = OFF,
50 MHz
SSCG = ON,
50 MHz
tDJIT
Input Jitter Tolerance
EQ = OFF
Jitter Frequency > 10 MHz
DS92LV0412 LVCMOS OUTPUTS
tCLH
Low to High Transition Time CL = 8 pF
tCHL
High to Low Transition Time LOCK pin,
PASS pin
tPASS
BIST PASS Valid Time,
BISTEN = 1
PASS pin
5 MHz
50 MHz
DS92LV0412 SSCG MODE
tDEV
Spread Spectrum Clocking
TxCLKOUT = 5 – 50 MHz,
Deviation Frequency
SSC[2:0] = ON
tMOD Spread Spectrum Clocking
Modulation Frequency
TxCLKOUT = 5 – 50 MHz,
SSC[2:0] = ON
Min Typ Max Units
130
260 390
ps
100
200 300
ps
TBD TBD ns
10
ms
140*T TBD ns
0.3 TBD UI
TBD
kHz
TBD
dB
TBD
ms
TBD
ms
TBD
ms
TBD
ms
>0.45
UI
10
15
ns
10
15
ns
560 570
ns
70
75
ns
±0.5
±2
%
8
100 kHz
www.national.com
12