English
Language : 

MT46V4M32 Datasheet, PDF (32/66 Pages) Micron Technology – DOUBLE DATA RATE DDR SDRAM
ADVANCE
128Mb: x32
DDR SDRAM
Figure 22
WRITE to PRECHARGE – Uninterrupting
T0
CK#
CK
T1 T1n T2 T2n T3
T4
T5
T6
COMMAND
WRITE
NOP
NOP
NOP
NOP
PRE7
NOP
tWR
tRP
ADDRESS
Bank a,
Col b
Bank,
(a or all)
tDQSS (NOM)
DQS
tDQSS
DQ
DI
b
DM
tDQSS (MIN)
DQS
DQ
DM
tDQSS
DI
b
tDQSS (MAX)
DQS
tDQSS
DQ
DI
b
DM
DON T CARE
TRANSITIONING DATA
NOTE: 1. DI b = data-in for column b.
2. Three subsequent elements of data-in are applied in the programmed order following DI b.
3. An uninterrupted burst of 4 is shown.
4. tWR is referenced from the first positive CK edge after the last data-in pair.
5. The PRECHARGE and WRITE commands are to the same bank. However, the PRECHARGE and WRITE commands may
be to different devices, in which case tWR is not required and the PRECHARGE command could be applied earlier.
6. A8 is LOW with the WRITE command (auto precharge is disabled).
7. PRE = PRECHARGE command.
128Mb: x32 DDR SDRAM
4M32DDR_B.p65 – Rev. B, Pub. 7/02
32
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2002, Micron Technology, Inc.