English
Language : 

PIC24FJ256GB210 Datasheet, PDF (379/386 Pages) Microchip Technology – 64/100-Pin, 16-Bit Flash Microcontrollers with USB On-The-Go (OTG)
PIC24FJ256GB210 FAMILY
M
Memory Organization.......................................................... 43
Microchip Internet Web Site .............................................. 382
MPLAB ASM30 Assembler, Linker, Librarian ................... 336
MPLAB Integrated Development Environment
Software.................................................................... 335
MPLAB PM3 Device Programmer .................................... 338
MPLAB REAL ICE In-Circuit Emulator System................. 337
MPLINK Object Linker/MPLIB Object Librarian ................ 336
N
Near Data Space ................................................................ 47
O
Oscillator Configuration
96 MHz PLL .............................................................. 144
Clock Selection ......................................................... 138
Clock Switching......................................................... 143
Sequence.......................................................... 143
CPU Clocking Scheme ............................................. 138
Initial Configuration on POR ..................................... 138
USB Operations ........................................................ 146
Output Compare
32-Bit Mode (Cascaded) ........................................... 195
Synchronous and Trigger Modes.............................. 195
Output Compare with Dedicated Timers ........................... 195
P
Packaging ......................................................................... 363
Details ....................................................................... 364
Marking ..................................................................... 363
Peripheral Enable Bits ...................................................... 150
Peripheral Module Disable Bits ......................................... 150
Peripheral Pin Select (PPS) .............................................. 158
Available Peripherals and Pins ................................. 158
Configuration Control ................................................ 161
Considerations for Use ............................................. 162
Input Mapping ........................................................... 158
Mapping Exceptions.................................................. 161
Output Mapping ........................................................ 160
Peripheral Priority ..................................................... 158
Registers................................................................... 163
Pin Descriptions
100-Pin Devices............................................................ 8
121-Pin (BGA) Devices............................................... 11
64-Pin Devices.............................................................. 6
Pin Diagrams
100-Pin TQFP ............................................................... 7
121-Pin BGA ............................................................... 10
64-Pin TQFP/QFN ........................................................ 5
Pinout Descriptions ............................................................. 20
POR
and On-Chip Voltage Regulator................................ 330
Power-Saving Features .................................................... 149
Clock Frequency and Clock Switching...................... 149
Instruction-Based Modes .......................................... 149
Power-up Requirements ................................................... 330
Product Identification System ........................................... 384
Program Memory
Access Using Table Instructions................................. 74
Address Construction.................................................. 72
Address Space............................................................ 43
Flash Configuration Words ......................................... 44
Memory Maps ............................................................. 43
Organization................................................................ 44
Reading From Program Memory Using EDS.............. 75
 2010 Microchip Technology Inc.
Program Verification ......................................................... 332
Pulse-Width Modulation (PWM) Mode.............................. 197
Pulse-Width Modulation. See PWM.
PWM
Duty Cycle and Period.............................................. 198
R
Reader Response............................................................. 383
Reference Clock Output ................................................... 147
Register Maps
A/D Converter............................................................. 59
ANCFG ....................................................................... 62
ANSEL........................................................................ 62
Comparators............................................................... 64
CPU Core ................................................................... 48
CRC............................................................................ 64
CTMU ......................................................................... 60
I2C™........................................................................... 54
ICN ............................................................................. 49
Input Capture.............................................................. 52
Interrupt Controller...................................................... 50
NVM............................................................................ 67
Output Compare ......................................................... 53
Pad Configuration....................................................... 58
Peripheral Pin Select .................................................. 65
PMD............................................................................ 67
PORTA ....................................................................... 56
PORTB ....................................................................... 56
PORTC ....................................................................... 57
PORTD ....................................................................... 57
PORTE ....................................................................... 57
PORTF ....................................................................... 58
PORTG....................................................................... 58
RTCC.......................................................................... 63
SPI.............................................................................. 56
System........................................................................ 67
Timers......................................................................... 51
UART.......................................................................... 55
USB OTG ................................................................... 61
Registers
AD1CHS (A/D Input Select)...................................... 306
AD1CON1 (A/D Control 1)........................................ 303
AD1CON2 (A/D Control 2)........................................ 304
AD1CON3 (A/D Control 3)........................................ 305
AD1CSSH (A/D Input Scan Select, High)................. 308
AD1CSSL (A/D Input Scan Select, Low) .................. 307
ALCFGRPT (Alarm Configuration) ........................... 285
ALMINSEC (Alarm Minutes and Seconds Value)..... 289
ALMTHDY (Alarm Month and Day Value) ................ 288
ALWDHR (Alarm Weekday and Hours Value) ......... 289
ANCFG (A/D Band Gap Reference
Configuration) ................................................... 307
ANSA (PORTA Analog Function Selection) ............. 153
ANSB (PORTB Analog Function Selection) ............. 154
ANSC (PORTC Analog Function Selection) ............. 154
ANSD (PORTD Analog Function Selection) ............. 155
ANSE (PORTE Analog Function Selection) ............. 155
ANSF (PORTF Analog Function Selection).............. 156
ANSG (PORTG Analog Function Selection) ............ 156
BDnSTAT Prototype (Buffer Descriptor n Status, CPU
Mode) ............................................................... 242
BDnSTAT Prototype (Buffer Descriptor n
Status, USB Mode)........................................... 241
CLKDIV (Clock Divider) ............................................ 141
CMSTAT (Comparator Status) ................................. 315
DS39975A-page 379