English
Language : 

MAX1265 Datasheet, PDF (13/19 Pages) Maxim Integrated Products – 265ksps, +3V, 6-/2-Channel, 12-Bit ADCs with +2.5V Reference and Parallel Interface
265ksps, +3V, 6-/2-Channel, 12-Bit ADCs
with +2.5V Reference and Parallel Interface
ACQUISITION STARTS
tCP
ACQUISITION ENDS
CONVERSION STARTS
CLK
tCWS
tCH
tCL
WR
tCWH
ACQMOD = 0
ACQUISITION STARTS
WR GOES HIGH WHEN CLK IS HIGH.
ACQUISITION ENDS
CONVERSION STARTS
CLK
WR
ACQMOD = 0
WR GOES HIGH WHEN CLK IS LOW.
Figure 6a. External Clock and WR Timing (Internal Acquisition Mode)
ACQUISITION STARTS
ACQUISITION ENDS
CONVERSION STARTS
CLK
tDH
WR
ACQMOD = 1
WR GOES HIGH WHEN CLK IS HIGH
tCWS
ACQMOD = 0
ACQUISITION STARTS
ACQUISITION ENDS
CONVERSION STARTS
CLK
tDH
WR
ACQMOD = 1
tCWH
WR GOES HIGH WHEN CLK IS LOW
ACQMOD = 0
Figure 6b. External Clock and WR Timing (External Acquisition Mode)
External Clock Mode
To select the external clock mode, bits D6 and D7 of
the control byte must be set to 1. Figure 6 shows the
clock and WR timing relationship for internal (Figure 6a)
and external (Figure 6b) acquisition modes with an
external clock. For proper operation, a 100kHz to
4.8MHz clock frequency with 30% to 70% duty cycle is
recommended. Operating the MAX1265/MAX1267 with
clock frequencies lower than 100kHz is not recommend-
ed, because the resulting voltage droop across the hold
capacitor in the T/H stage degrades performance.
Digital Interface
The input and output data are multiplexed on a tri-state
parallel interface (I/O) that can easily be interfaced with
standard µPs. The signals CS, WR, and RD control the
write and read operations. CS represents the chip-
______________________________________________________________________________________ 13