English
Language : 

TDA5250D2_07 Datasheet, PDF (35/94 Pages) Infineon Technologies AG – ASK/FSK 868MHz Wireless Transceiver
TDA5250 D2
Version 1.7
Functional Description
With default settings the clock generating units are disabled during PD, therefore no clock is
available at the clock output pin. It is possible to offer a clock signal at the clock output pin every
time (also during PD) if the CLK_EN Bit in the CONFIG register is set to HIGH.
STATUS
XTAL EN
DC OFFSET COMPENSATION
PEAK DETECTOR EN
DATADETECTION EN
POWER AMP EN
tCLKSU
0.5ms
RESET
or 1st POWER ON
PWDDD = low
TX activ or RX activ
PD
CLOCK FOR EXTERNAL µP
*
if RX
if RX
if RX
tTXSU
1.1ms
tSYSSU
8ms
if TX
tCLKSU
0.5ms
tRXSU
2.2ms
tDDSU
2.6ms
Figure 2-15 1st start or reset in active mode
Note: The time values are typical values
TX activ
PD
*
tTXSU
1.1ms
tCLKSU
0.5ms
RX activ
TX activ
RX activ
tRXSU
2.2ms
tTXSU
1.1ms
tDDSU
2.6ms
tRXSU
2.2ms
tDDSU
2.6ms
Sequenzer_Timing_pupstart.wmf
STATUS
XTAL EN
DC OFFSET COMPENSATION
PEAK DETECTOR EN
DATADETECTION EN
POWER AMP EN
RESET
or 1st POWER ON
PWDDD = high
PD
CLOCK FOR EXTERNAL µP
tCLKSU
0.5ms
PWDDD = low
TX activ or RX activ
PD
*
if RX
if RX
if RX
tTXSU
1.1ms
tSYSSU
8ms
if TX
tCLKSU
0.5ms
tRXSU
2.2ms
tDDSU
2.6ms
Figure 2-16 1st start or reset in PD mode
* State is either „I“ or „O“ depending on time of setting into powerdown.
Note: The time values are typical values
TX activ
RX activ
tTXSU
1.1ms
tRXSU
2.2ms
tDDSU
2.6ms
Sequenzer_Timing_pdstart.wmf
Data Sheet
35
2007-02-26