English
Language : 

9DBV0841 Datasheet, PDF (4/16 Pages) Integrated Circuit Systems – HCSL compatible differential input
9DBV0841
8-OUTPUT VERY LOW POWER PCIE GEN1-2-3 BUFFER
Pin Descriptions (cont.)
39 VDDIO
40 GND
41 DIF6
42 DIF6#
PWR
GND
OUT
OUT
43 vOE6#
IN
44 DIF7
45 DIF7#
OUT
OUT
46 vOE7#
IN
47 VDDIO
PWR
48 ^CKPWRGD_PD#
IN
Power supply for differential outputs
Ground pin.
Differential true clock output
Differential Complementary clock output
Active low input for enabling DIF pair 6. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
Differential true clock output
Differential Complementary clock output
Active low input for enabling DIF pair 7. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
Power supply for differential outputs
Input notifies device to sample latched inputs and start up on first high
assertion. Low enters Power Down Mode, subsequent high assertions exit
Power Down Mode. This pin has internal pull-up resistor.
IDT® 8-OUTPUT VERY LOW POWER PCIE GEN1-2-3 BUFFER
4
9DBV0841
REV C 081214