English
Language : 

MC68HC08JL8 Datasheet, PDF (180/212 Pages) Freescale Semiconductor, Inc – Microcontrollers
Break Module (BREAK)
Addr.
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
Read:
$FE00 Break Status Register (BSR) Write:
R
R
R
R
R
R
SBSW
See note
R
Reset:
0
$FE03
Break Flag Control Read:
Register Write:
BCFE
R
R
R
R
R
R
R
(BFCR) Reset: 0
$FE0C
Break Address High Read:
Register Write:
Bit15
Bit14
Bit13
Bit12
Bit11
Bit10
Bit9
Bit8
(BRKH) Reset: 0
0
0
0
0
0
0
0
$FE0D
Break Address low Read:
Register Write:
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
(BRKL) Reset: 0
0
0
0
0
0
0
0
$FE0E
Break Status and Control Read:
Register Write:
BRKE
BRKA
0
0
0
0
0
0
(BRKSCR) Reset: 0
0
0
0
0
0
0
0
Note: Writing a logic 0 clears SBSW.
= Unimplemented
R
= Reserved
Figure 16-2. Break I/O Register Summary
16.3.1 Flag Protection During Break Interrupts
The system integration module (SIM) controls whether or not module status bits can be cleared during
the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status
bits during the break state. (See 5.7.3 Break Flag Control Register (BFCR) and see the Break Interrupts
subsection for each module.)
16.3.2 CPU During Break Interrupts
The CPU starts a break interrupt by:
• Loading the instruction register with the SWI instruction
• Loading the program counter with $FFFC:$FFFD
($FEFC:$FEFD in monitor mode)
The break interrupt begins after completion of the CPU instruction in progress. If the break address
register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.
16.3.3 TIM During Break Interrupts
A break interrupt stops the timer counter.
16.3.4 COP During Break Interrupts
The COP is disabled during a break interrupt when VTST is present on the RST pin.
MC68HC908JL8/JK8 • MC68HC08JL8/JK8 • MC68HC908KL8 Data Sheet, Rev. 3.1
180
Freescale Semiconductor