English
Language : 

EP7312 Datasheet, PDF (17/64 Pages) Cirrus Logic – HIGH-PERFORMANCE, LOW-POWER SYSTEM ON CHIP WITH SDRAM AND ENHANCED DIGITAL AUDIO INTERFACE
SDRAM Load Mode Register Cycle
SDCLK
SDCS
SDRAS
SDCAS
ADDR
DATA
SDQM
SDMWE
tCSa
tRAa
tCAa
tADv
tMWa
EP7312
High-Performance, Low-Power System on Chip
tCSd
tRAd
tCAd
tADx
tMWd
Figure 3. SDRAM Load Mode Register Cycle Timing Measurement
Note:
1. Timings are shown with CAS latency = 2
2. The SDCLK signal may be phase shifted relative to the rest of the SDRAM control and data signals due to uneven loading.
Designers should take care to ensure that delays between SDRAM control and data signals are approximately equal
DS508PP5
©Copyright Cirrus Logic, Inc. 2003
(All Rights Reserved)
17