English
Language : 

EP9312 Datasheet, PDF (40/62 Pages) Cirrus Logic – Universal Platform System-on-chip Processor
EP9312
Universal Platform SOC Processor
HSTROBE
(host)
DD (15:0)
(host)
HSTROBE
(device)
DD (15:0)
(device)
tDVH
tDH
tCYCWR
t2CYCWR
tCYCWR
tDVS
tDVH
tDVS
t2CYCWR
tDVH
tDS
tDH
tDS
tDH
Note:
DD (15:0) and HSTROBE signals are shown at both the device and the host to emphasize that cable settling time as well as
cable propagation delay shall not allow the data signals to be considered stable at the device until some time after they are
driven by the host.
Figure 25. Sustained Ultra DMA data-out Burst
DMARQ
(device)
DMACKn
(host)
STOP
(host)
DDMARDYn
(device)
HSTROBE
(host)
DD (15:0)
(host)
tRP
tSR
tRFS
Note:
1. The device may negate DMARQ to request termination of the Ultra DMA burst no sooner than tRP after DDMARDYn is
negated.
2. If the tSR timing is not satisfied, the device may receive zero, one, or two more data words from the host.
Figure 26. Device Pausing an Ultra DMA data-out Burst
40
©Copyright 2005 Cirrus Logic (All Rights Reserved)
DS515PP7