English
Language : 

AT17C002 Datasheet, PDF (3/19 Pages) ATMEL Corporation – FPGA Configuration EEPROM Memory
Block Diagram
SER_EN
WP1
OSC
CONTROL
OSC
POWER ON
RESET
PROGRAMMING
MODE LOGIC
ROW
ADDRESS
COUNTER
BIT
COUNTER
AT17C/LV002
PROGRAMMING
DATA SHIFT
REGISTER
ROW
DECODER
TC
EEPROM
CELL
MATRIX
COLUMN
DECODER
CLK READY
RESET/OE
CE
CEO(A2)
DATA
Device Description
2281D–12/01
The control signals for the configuration EEPROM (CE, RESET/OE and CCLK) inter-
face directly with the FPGA device control signals. All FPGA devices can control the
entire configuration process and retrieve data from the configuration EEPROM without
requiring an external intelligent controller.
The configuration EEPROM RESET/OE and CE pins control the tri-state buffer on the
DATA output pin and enable the address counter. When RESET/OE is driven High, the
configuration EEPROM resets its address counter and tri-states its DATA pin. The CE
pin also controls the output of the AT17 Series Configurator. If CE is held High after the
RESET/OE reset pulse, the counter is disabled and the DATA output pin is tri-stated.
When OE is subsequently driven Low, the counter and the DATA output pin are
enabled. When RESET/OE is driven High again, the address counter is reset and the
DATA output pin is tri-stated, regardless of the state of CE.
When the configurator has driven out all of its data and CEO is driven Low, the device
tri-states the DATA pin to avoid contention with other configurators. Upon power-up, the
address counter is automatically reset.
This is the default setting for the device. Since almost all FPGAs use RESET Low and
OE High, this document will describe RESET/OE.
3