English
Language : 

X2P376 Datasheet, PDF (8/14 Pages) AMI SEMICONDUCTOR – 0.15mm Structured ASIC
XPressArray-II 0.15mm Structured ASIC
Data Sheet
8.0 Phased-Locked Loop (PLL) Description
PLLs are embedded into the XPressArray-II bases to perform
advanced clock frequency synthesis operations, minimize
clock insertion delay and generate phase taps. Each PLL can
be configured as a general purpose or LVDS PLL.
Figure 7 shows the general purpose PLL configuration. All
dividers have a range of 1 to 2049. In normal mode, as shown
in Figure 8, the PLL performs classical "M over N" frequency
synthesis application. When the output frequency is an integer
multiple or division of the input frequency precise phase control
allows fine adjustment of the phase relationship of the output
to the input. In this example, locations B and C are phase
controlled with respect to A. The phase relationship of A and D
is inferred.
REFCLK
+N
Phase
Compare
+A
Phase
Shift
+B
FBFCLK
General Purpose PLL
+M
Figure 7: General Purpose PLL
FOUTA
FOUTB
LOCK
PAD
A
+N
Phase
Compare
Phase
Shift
+M
+A
B
DFF
D
+B
C
PAD
General Purpose PLL
Figure 8: General Purpose PLL in Normal Mode
AMI Semiconductor - Preliminary
www.amis.com
8