English
Language : 

LU6612 Datasheet, PDF (25/36 Pages) Agere Systems – LU6612 FASTCAT TM Single-FET for 10Base-T/100Base-TX
Data Sheet
July 2000
LU6612
FASTCAT Single-FET for 10Base-T/100Base-TX
Timing Characteristics (Preliminary)
Table 25. MII Management Interface Timing (25 pF Load)
Name
t1
t2
t3
t4
t5
t6
Parameter
MDIO Valid to Rising Edge of MDC (setup)
Rising Edge of MDC to MDIO Invalid (hold)
MDC Falling Edge to MDIO Valid (prop. delay)
MDC High*
MDC Low*
MDC Period*
Min
Typ
10
—
10
—
0
—
—
200
40
200
80
400
Max
Unit
—
ns
—
ns
40
ns
—
ns
—
ns
—
ns
* When operating MDC above 6.25 MHz, MDC must be synchronous with LSCLK and have a setup time of 15 ns and a hold time of 5 ns,
with respect to LSCLK.
MDC
MDC
MDIO
t1
t2
Figure 6. MDIO Input Timing
t6
MDC
MDIO
t5
t4
t3
Figure 7. MDIO Output Timing
<R>
<Z>
<O>
5-4959(F).a
5-4960(F).c
MDIO
5-5312(F).r1
Note: MDIO turnaround (TA) time is a 2-bit time spacing between the register address field, and the data field of a frame to avoid drive conten-
tion on MDIO during a read transaction. During a write to the LU6612, these bits are driven to a 10 by the station. During a read, the
MDIO is not driven during the first bit time and is driven to a 0 by the LU6612 during the second bit time.
Figure 8. MDIO During TA (Turnaround) of a Read Transaction
Lucent Technologies Inc.
25