English
Language : 

SMJ320C80_15 Datasheet, PDF (108/158 Pages) Texas Instruments – DIGITAL SIGNAL PROCESSOR
SMJ320C80
DIGITAL SIGNAL PROCESSOR
SGUS025B -- AUGUST 1998 -- REVISED JUNE 2002
SDRAM type cycles (continued)
CAS/DQM A B C
Col A c1 c2 c3
Col B
c1 c2 c3
Col C
c1 c2 c3
Idle
ci ci ci
Burst-length 1, 2-cycle latency reads, read
transfers, split-read transfers
CAS/DQM
ABC
Col A c1 c2 c3 c4
Col B
c1 c2 c3 c4
Col C
c1 c2 c3 c4
Idle
ci ci ci ci
Burst-length 1, 3-cycle latency reads, read
transfers, split-read transfers
CAS/DQM A B C
Col A c1
Col B
c1
Col C
c1
Idle
ci
CAS/DQM A (B) C (D) E (F)
Col A, B c1 c2 c3
--- --- ---
Col C, D
c1 c2 c3
--- --- ---
Col E, F
c1 c2 c3
--- --- ---
Idle
ci ci ci
Burst-length 1 writes, block writes, SRSs, write transfers,
split-write transfers
Burst-length 2, 2-cycle latency reads, read transfers,
split-read transfers
CAS/DQM A (B) C (D) E (F)
CAS/DQM A (B) C (D) E (F)
Col A, B c1 c2 c3 c4
Col A, B c1 c2
--- --- --- ---
--- ---
Col C, D
c1 c2 c3 c4
Col C, D
c1 c2
--- --- --- ---
--- ---
Col E, F
c1 c2 c3 c4
Col E, F
c1 c2
--- --- --- ---
--- ---
Idle
ci ci ci ci
Idle
ci ci
Burst-length 2, 3-cycle latency reads, read transfers,
split-read transfers
Burst-length 2, 3-cycle latency writes
CAS/DQM A
B
C
Col A c1
---
Col B
c1
---
Col C
c1
---
Idle
ci
Burst-length 2, 3-cycle latency block-writes, write
transfers, split-write transfers
Figure 85. SDRAM Column Pipelines
special SDRAM cycles
To initialize the SDRAM properly, the SMJ320C80 performs two special SDRAM cycles after reset. The ’C80
first performs a deactivate cycle on all banks (DCAB) and then initializes the SDRAM mode register with a mode
register set (MRS) cycle. The CT code input at the start of the MRS cycle determines the burst length and latency
that is programmed into the SDRAM mode register.
108
• POST OFFICE BOX 1443 HOUSTON, TEXAS 77251--1443