English
Language : 

MSP430FG47X Datasheet, PDF (50/91 Pages) Texas Instruments – MIXED SIGNAL MICROCONTROLLER
MSP430FG47x
MIXED SIGNAL MICROCONTROLLER
SLAS580D -- OCTOBER 2008 -- REVISED MARCH 2011
electrical characteristics over recommended operating free-air temperature (unless otherwise
noted)
12-bit DAC, reference input specifications
PARAMETER
TEST CONDITIONS
VCC
MIN
TYP
MAX UNIT
VREF
Reference input
voltage range
DAC12IR = 0 (see Notes 1 and 2)
DAC12IR = 1 (see Notes 3 and 4)
2.2 V/3 V
2.2 V/3 V
AVCC/3 AVCC+0.2
AVCC AVCC+0.2
V
Ri(VREF)
Reference input
resistance
DAC12IR = 0, SD16VMIDON = 1
(see Note 5)
DAC12IR = 1, SD16VMIDON = 1
2.2 V/3 V
2.2 V/3 V
20
40
48
M
56 k
NOTES:
1. For a full-scale output, the reference input voltage can be as high as 1/3 of the maximum output voltage swing (AVCC).
2. The maximum voltage applied at reference input voltage terminal VREF = [AVCC -- VE(O)] / [3*(1 + EG)].
3. For a full-scale output, the reference input voltage can be as high as the maximum output voltage swing (AVCC).
4. The maximum voltage applied at reference input voltage terminal VREF = [AVCC -- VE(O)] / (1 + EG).
5. Characterized, not production tested
12-bit DAC, dynamic specifications (VREF,DAC12 = AVCC, DAC12IR = 1) (see Figure 24 and Figure 25)
PARAMETER
DAC12
tON
on-time
TEST CONDITIONS
DAC12_xDAT = 800h,
ErrorV(O) < 0.5 LSB
(see Note 1, Figure 24)
DAC12AMPx = 0  {2, 3, 4}
DAC12AMPx = 0  {5, 6}
DAC12AMPx = 0  7
VCC
MIN
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
TYP MAX UNIT
60 120
15
30 s
6
12
tS(FS)
Settling
DAC12_xDAT =
time,full-scale 80h F7Fh 80h
DAC12AMPx = 2
DAC12AMPx = 3,5
DAC12AMPx = 4,6,7
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
100 200
40
80 s
15
30
tS(C-C)
Settling time,
code to code
DAC12_xDAT =
3F8h 408h 3F8h
BF8h C08h BF8h
DAC12AMPx = 2
DAC12AMPx = 3,5
DAC12AMPx = 4,6,7
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
5
2
s
1
SR
Slew Rate
DAC12_xDAT =
80h F7Fh 80h
DAC12AMPx = 2
DAC12AMPx = 3,5
DAC12AMPx = 4,6,7
2.2 V/3 V 0.05 0.12
2.2 V/3 V 0.35
0.7
2.2 V/3 V
1.5
2.7
V/s
Glitch energy: full-scale
DAC12_xDAT =
80h F7Fh 80h
DAC12AMPx = 2
DAC12AMPx = 3,5
DAC12AMPx = 4,6,7
2.2 V/3 V
2.2 V/3 V
2.2 V/3 V
600
150
nV-s
30
NOTES: 1. RLoad and CLoad connected to AVSS (not AVCC/2) in Figure 24.
2. Slew rate applies to output voltage steps > = 200 mV.
DAC Output
ILoad RLoad = 3 k
AV CC
2
RO/P(DAC12.x) CLoad = 100pF
VOUT
Conversion 1
Glitch
Energy
Conversion 2
+/-- 1/2 LSB
Conversion 3
+/-- 1/2 LSB
tsettleLH
Figure 24. Settling Time and Glitch Energy Testing
tsettleHL
50
 POST OFFICE BOX 655303 DALLAS, TEXAS 75265