English
Language : 

TLC32046CFN Datasheet, PDF (41/56 Pages) Texas Instruments – Wide-Band Analog Interface Circuit
SHIFT
CLK
2V
td (CH-FL)
FSR,
FSX
8V
t f (SCLK)
2V
t r (SCLK)
td (CH-DR)
td (CH-FH)
2V
DR
D15
D14 D13
D9
D8
tsu (DX)
DX
D15 D14 D13
D9
D8
Don’t Care
EODR,
EODX
th (DX)
td (CH-EL)
8V
2V
8V
2V
td (CH-FL)
tc (SCLK)
2V
2V
td (CH-FH)
2V
D7 D6
D2
D1 D0
D12 D11 D2 D1
D0
td (CH-EH)
2V
Figure 4–4. Byte-Mode Timing
†The time between falling edges of FSR is the A/D conversion period, and the time between fallling edges of FSX is the D/A conversion period.
‡ In the byte mode, when EODX or EODR is high, the first byte is transmitted or received, and when these signals are low, the second byte is
transmitted or received. Each byte-cycle is 12 shift-clocks long, allowing for a four-shift-clock setup time between byte transmissions.