English
Language : 

71M6533 Datasheet, PDF (47/124 Pages) Teridian Semiconductor Corporation – Energy Meter IC
FDS_6533_6534_004
71M6533/71M6534 Data Sheet
Status
Bit
7
6
5
4
3:0
Name
ERROR
BUSY
RX_ACK
TX_ACK
CMD[3:0]
Table 41: EECTRL Bits for 2-pin Interface
Read/
Write
R
R
R
R
W
Reset
State
0
0
1
1
0000
Polarity
Positive
Positive
Negative
Negative
Positive
Description
1 when an illegal command is received.
1 when serial data bus is busy.
0 indicates that the EEPROM sent an ACK bit.
0 indicates when an ACK bit has been sent to the
EEPROM.
CMD[3:0]
0000
0010
0011
0101
0110
1001
Others
Operation
No-op command. Stops the I2C clock
(SCK, DIO4). If not issued, SCK
keeps toggling.
Receive a byte from the EEPROM
and send ACK.
Transmit a byte to the EEPROM.
Issue a STOP sequence.
Receive the last byte from the
EEPROM and do not send ACK.
Issue a START sequence.
No operation, set the ERROR bit.
The EEPROM interface can also be operated by controlling the DIO4 and DIO5 pins directly. In
this case, a resistor has to be used in series with SDA to avoid data collisions due to limits in the
speed at which the SDA pin can be switched from output to input. However, controlling DIO4 and
DIO5 directly is discouraged, because it may tie up the MPU to the point where it may become too
busy to process interrupts.
Three-wire (µ-Wire) EEPROM Interface
A 500 kHz three-wire interface, using SDATA, SCK, and a DIO pin for CS is available. The interface is
selected by setting DIO_EEX = 3. The EECTRL bits when the three-wire interface is selected are shown in
Table 42. When EECTRL is written, up to 8 bits from EEDATA are either written to the EEPROM or read
from the EEPROM, depending on the values of the EECTRL bits.
The µ-Wire EEPROM interface is only functional when MPU_DIV[2:0] = 000.
Table 42: EECTRL Bits for the 3-wire Interface
Control
Bit
7
6
5
4
Name
WFR
BUSY
HiZ
RD
Read/
Write
W
R
W
W
Description
Wait for Ready. If this bit is set, the trailing edge of BUSY will be delayed
until a rising edge is seen on the data line. This bit can be used during
the last byte of a Write command to cause the INT5 interrupt to occur
when the EEPROM has finished its internal write sequence. This bit is
ignored if HiZ=0.
Asserted while the serial data bus is busy. When the BUSY bit falls, an
INT5 interrupt occurs.
Indicates that the SD signal is to be floated to high impedance immedi-
ately after the last SCK rising edge.
Indicates that EEDATA is to be filled with data from EEPROM.
v1.1
© 2007-2009 TERIDIAN Semiconductor Corporation
47