English
Language : 

71M6533 Datasheet, PDF (15/124 Pages) Teridian Semiconductor Corporation – Energy Meter IC
FDS_6533_6534_004
71M6533/71M6534 Data Sheet
Table 4 shows the CE addresses in XRAM allocated to analog inputs from the AFE.
Table 4: XRAM Locations for ADC Results
Address (HEX)
0x00
0x01
0x02
0x03
0x04
0x05
0x06
0x07 – 0x09
0x0A
0x0B
Name
IA
VA
IB
VB
IC
VC
ID
–
TEMP
VBAT
Description
Phase A current
Phase A voltage
Phase B current
Phase B voltage
Phase C current
Phase C voltage
Neutral current
Not used
Temperature
Battery Voltage
The CE is aided by support hardware to facilitate implementation of equations, pulse counters, and ac-
cumulators. This hardware is controlled through I/O RAM locations EQU (equation assist), DIO_PV and
DIO_PW (pulse count assist), and PRE_SAMPS and SUM_CYCLES (accumulation assist).
PRE_SAMPS and SUM_CYCLES support a dual-level accumulation scheme where the first accumulator
accumulates results from PRE_SAMPS samples and the second accumulator accumulates up to
SUM_CYCLES of the first accumulator results. The integration time for each energy output is
PRE_SAMPS * SUM_CYCLES/2520.6 (with MUX_DIV = 6). CE hardware issues the XFER_BUSY interrupt
when the accumulation is complete.
1.2.10 Meter Equations
The 71M6533 and 71M6534 provide hardware assistance to the CE in order to support various meter
equations. This assistance is controlled through I/O RAM location EQU (equation assist). The Compute
Engine (CE) firmware for industrial configurations can implement the equations listed in Table 5. EQU
specifies the equation to be used based on the meter configuration and on the number of phases used for
metering.
Table 5: Inputs Selected in Regular and Alternate Multiplexer Cycles
EQU Description
0 1 element, 2 W, 1φ with
neutral current sense
1 1 element, 3 W, 1φ
2 2 element, 3 W, 3φ Delta
3 2 element, 4 W, 3φ Delta
4 2 element, 4 W, 3φ Wye
5 3 element, 4 W, 3φ Wye
Wh and VARh formula
Element 0
Element 1
Element
2
Mux
Sequence
ALT Mux Se-
quence
VA · IA
VA · IB
VA(IA-IB)/2
VA · IA
N/A
VB · IB
N/A Sequence is Sequence is
programmable programmable
N/A
with
with
SLOTn_SEL SLOTn_ALTSEL
N/A
VA(IA-IB)/2 VC ·IC
N/A
VA(IA-IB)/2 VB(IC-IB)/2 N/A
VA · IA
VB · IB VC · IC
1.2.11 Real-Time Monitor
The CE contains a Real-Time Monitor (RTM), which can be programmed to monitor four selectable XRAM
locations at full sample rate. The four monitored locations are serially output to the TMUXOUT pin via the
digital output multiplexer at the beginning of each CE code pass. The RTM can be enabled and disabled
with RTM_E. The RTM output is clocked by CKTEST. Each RTM word is clocked out in 35 cycles and con-
tains a leading flag bit. See Figure 19 for the RTM output format. RTM is low when not in use.
v1.1
© 2007-2009 TERIDIAN Semiconductor Corporation
15