English
Language : 

COM20020I_06 Datasheet, PDF (55/65 Pages) SMSC Corporation – 5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
A0-A2
nCS
DIR
nDS
D0-D7
VALID
t1
t2
t3
t5
t8
t4
t6
t10
VALID DATA
t7
t11
t9 Note 2
CASE 2: RBUSTMG bit = 1
Parameter
t1 Address Setup to nDS Active
t2 Address Hold from nDS Inactive
t3 nCS Setup to nDS Active
t4 nCS Hold from nDS Inactive
t5 DIR Setup to nDS Active
t6 Cycle Time (nDS Low to Next Time Low)
t7 DIR Hold from nDS Inactive
t8 nDS Low to Valid Data
t9 nDS High to Data High Impedence
t10 nDS Low Width
t11 nDS High Width
min
-5
0
-5
0
10
4TARB*+30
10
0
100
30
max
60**
20
units
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
nS
* TARB is the Arbitration Clock Period
TARB is identical to Topr if SLOW ARB = 0
TARB is twice Topr if SLOW ARB = 1
Topr is the period of operation clock. It depends on CKUP1 and CKUP0 bits
** t8 is measured from the latest active (valid) timing among nCS, nDS, A0-A2.
Note 1: The Microcontroller typically accesses the COM20020 on every other cycle.
Therefore, the cycle time specified in the microcontroller's datasheet
should be doubled when considering back-to-back COM20020 cycles.
Note 2: Read cycle for Address Pointer Low/High Registers occurring after an access
to Data Register requires a minimum of 5TARB from the trailing edge of nDS to
the leading edge of the next nDS.
FIGURE 18 - NON-MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; READ CYCLE
SMSC COM20020I 3.3V
Page 55
DATASHEET
Revision 12-06-06