English
Language : 

SI53303 Datasheet, PDF (10/30 Pages) Silicon Laboratories – DUAL 1:5 LOW JITTER BUFFER/LEVEL TRANSLATOR
Si53303
2. Functional Description
The Si53303 is a low jitter, low skew dual 1:5 differential output buffer. The device has a universal input that
accepts most common differential or LVCMOS input signals. Each output bank features control pins to select signal
format, output enable, output divider setting and LVCMOS drive strength.
2.1. Universal, Any-Format Input
The Si53303 has a universal input stage that enables simple interfacing to a wide variety of clock formats, including
LVPECL, LVCMOS, LVDS, HCSL, and CML. Tables 12 and 13 summarize the various input ac- and dc-coupling
options supported by the device. Figures 3 and 4 show the recommended input clock termination options.
Table 12. LVPECL, LVCMOS, and LVDS
1.8 V
2.5/3.3 V
LVPECL
AC-Couple DC-Couple
N/A
N/A
Yes
Yes
LVCMOS
AC-Couple DC-Couple
No
Yes
No
Yes
LVDS
AC-Couple DC-Couple
Yes
No
Yes
Yes
1.8 V
2.5/3.3 V
Table 13. HCSL and CML
HCSL
AC-Couple DC-Couple
CML
AC-Couple DC-Couple
No
No
Yes
No
No
Yes (3.3 V)
Yes
No
0.1 uF
CLKx
Si533xx
100
/CLKx
0.1 uF
Figure 1. Differential LVPECL, LVDS, CML AC-Coupled Input Termination
VDDO = 3.3V, 2.5V, 1.8V
CMOS
Rs
D riv e r
50
N o te : V D D O a n d V DD m u s t b e a t th e s a m e v o lta g e le v e l.
V DD
CLKx
0.1 uF
/C L K x
VREF
S i5 3 3 x x
Figure 2. LVCMOS DC-Coupled Input Termination
10
Preliminary Rev. 0.4