English
Language : 

M16C65_15 Datasheet, PDF (97/115 Pages) Renesas Technology Corp – RENESAS MCU
M16C/65 Group
5. Electrical Characteristics
VCC1 = VCC2 = 3 V
Timing Requirements
(VCC1 = VCC2 = 3 V, VSS = 0 V, at Topr = -20°C to 85°C/-40°C to 85°C unless otherwise specified)
5.3.3 Timing Requirements (Memory Expansion Mode and Microprocessor
Mode)
Table 5.60 Memory Expansion Mode and Microprocessor Mode
Symbol
Parameter
Standard
Unit
Min.
Max.
tac1(RD-DB)
tac2(RD-DB)
tac3(RD-DB)
tac4(RD-DB)
tsu(DB-RD)
tsu(RDY-BCLK)
th(RD-DB)
th(BCLK-RDY)
Data input access time (for setting with no wait)
Data input access time (for setting with wait)
Data input access time (when accessing multiplex bus area)
Data input access time (for setting with 2 φ + 3 φ or more)
Data input setup time
RDY input setup time
Data input hold time
RDY input hold time
(Note 1)
ns
(Note 2)
ns
(Note 3)
ns
(Note 4)
ns
50
ns
85
ns
0
ns
0
ns
Notes:
1. Calculated according to the BCLK frequency as follows:
0----.-5----×-----1---0----9 – 60[ns]
f(BCLK)
2. Calculated according to the BCLK frequency as follows:
-(--n----+-----0---.--5---)----×-----1---0---9- – 60[ns] n is 1 for 1 wait setting, 2 for 2 waits setting and 3 for 3 waits setting.
f(BCLK)
3. Calculated according to the BCLK frequency as follows:
-(--n----–-----0---.-5----)---×-----1---0---9- – 60[ns] n is 2 for 2 waits setting, 3 for 3 waits setting.
f(BCLK)
4. Calculated according to the BCLK frequency as follows:
-n----×-----1---0---9- – 60[ns]
f(BCLK)
n is 3 for 2 φ + 3 φ, 4 for 2 φ + 4 φ, 4 for 3 φ + 4 φ, 5 for 4 φ + 5 φ,.
R01DS0031EJ0210 Rev.2.10
Jul 31, 2012
Page 97 of 111