English
Language : 

PE33241_14 Datasheet, PDF (11/19 Pages) Peregrine Semiconductor – UltraCMOS® Integer-N PLL Frequency Synthesizer
PE33241
Product Specification
Main Counter Chain
Normal Operating Mode
The main counter chain divides the RF input
frequency, FIN, by an integer derived from the user-
defined values in the “M” and “A” counters. It is
composed of the 5/6 or 10/11 selectable modulus
prescaler, modulus select logic, and 9-bit M
counter. The prescaler can be set to either 5/6 or
10/11 based on the Pre_5/6_Sel pin. Setting
Pre_En “low” enables the 5/6 or 10/11 prescaler.
Setting Pre_En “high” allows FIN to bypass and
power down the prescaler.
The output from the main counter chain, fp, is
related to the VCO frequency, FIN, by the following
equation:
fp = FIN / [10 x (M + 1) + A]
(1)
where A  M + 1, 1 ≤ M ≤ 511
Or
fp = FIN / [5 x (M + 1) + A]
where A  M + 1, 1 ≤ M ≤ 511
When the loop is locked, FIN is related to the
reference frequency, FR, by the following equation:
FIN = [10 x (M + 1) + A] x [FR / (R + 1)] (2)
where A  M + 1, 1 ≤ M ≤ 511
Or
FIN = [5 x (M + 1) + A] x [FR / (R + 1)]
where A  M + 1, 1 ≤ M ≤ 511
A consequence of the upper limit on A is that: in
Integer-N mode, to obtain contiguous channels,
FIN must be = 90 x [FR / (R + 1)] with 10/11 modulus
FIN must be = 20 x [FR / (R + 1)] with 5/6 modulus
The A counter can accept values as high as 15, but
in typical operation it will cycle from 0 to 9 between
increments in M. Programming the M counter with
the minimum allowed value of “1” will result in a
minimum M counter divide ratio of “2”.
Prescaler Bypass Mode
Setting Pre_En “high” allows FIN to bypass and
power down the prescaler. In this mode, the 5/6
or 10/11 prescaler and A register are not active,
and the input VCO frequency is divided by the M
counter directly. The following equation relates
FIN to the reference frequency, FR:
FIN = (M + 1) x [FR / (R + 1)] (3)
where 1 ≤ M ≤ 511
Reference Counter
The reference counter chain divides the
reference frequency, FR, down to the phase
detector comparison frequency, fc.
The output frequency of the 6-bit R counter is
related to the reference frequency by the
following equation:
fc = FR / (R + 1) (4)
where 0 ≤ R ≤ 63
Note that programming R with “0” will pass the
reference frequency, FR, directly to the phase
detector.
Document No. DOC-15014-4 │ www.psemi.com
©2010-2013 Peregrine Semiconductor Corp. All rights reserved.
Page 11 of 19