|
DS92LV3241 Datasheet, PDF (1/30 Pages) National Semiconductor (TI) – 20-85 MHz 32-Bit Channel Link II Serializer/Deserializer | |||
|
DS92LV3241/DS92LV3242
September 17, 2009
20-85 MHz 32-Bit Channel Link II Serializer/Deserializer
General Description
The DS92LV3241 (SER) serializes a 32-bit data bus into 2 or
4 (selectable) embedded clock LVDS serial channels for a
data payload rate up to 2.72 Gbps over cables such as CATx,
or backplanes FR-4 traces. The companion DS92LV3242
(DES) deserializes the 2 or 4 LVDS serial data channels, de-
skews channel-to-channel delay variations and converts the
LVDS data stream back into a 32-bit LVCMOS parallel data
bus.
On-chip data Randomization/Scrambling and DC balance en-
coding and selectable serializer Pre-emphasis ensure a ro-
bust, low-EMI transmission over longer, lossy cables and
backplanes. The Deserializer automatically locks to incoming
data without an external reference clock or special sync pat-
terns, providing an easy âplug-and-lockâ operation.
By embedding the clock in the data payload and including
signal conditioning functions, the Channel-Link II SerDes de-
vices reduce trace count, eliminate skew issues, simplify
design effort and lower cable/connector cost for a wide variety
of video, control and imaging applications. A built-in AT-
SPEED BIST feature validates link integrity and may be used
for system diagnostics.
Features
â Wide Operating Range Embedded Clock SER/DES
â Up to 32-bit parallel LVCMOS data
â 20 to 85 MHz parallel clock
â Up to 2.72 Gbps application data paylod
â Selectable Serial LVDS Bus Width
â Dual Lane Mode (20 to 50 MHz)
â Quad Lane Mode (40 to 85 MHz)
â Simplified Clocking Architecture
â No separate serial clock line
â No reference clock required
â Receiver locks to random data
â On-chip Signal Conditioning for Robust Serial
Connectivity
â Transmit Pre-Emphasis
â Data randomization
â DC-balance encoding
â Receive channel deskew
â Supports up to 10m CAT-5 at 2.7 Gbps
â Integrated LVDS Terminations
â Built-in AT-SPEED BIST for end-to-end system testing
â AC-coupled interconnect for isolation and fault protection
â > 4KV HBM ESD protection
â Space-saving 64-pin TQFP package
â Full industrial temperature range : -40° to +85°C
Applications
â Industrial imaging (Machine-vision) and control
â Security & Surveillance cameras and infrastructure
â Medical imaging
â Up to 30 bits per pixel, VGA to HD video transport and
display
TRI-STATE® is a registered trademark of National Semiconductor Corporation.
© 2009 National Semiconductor Corporation 301036
www.national.com
|
▷ |