English
Language : 

X40030_13 Datasheet, PDF (6/23 Pages) Intersil Corporation – Triple Voltage Monitor with Integrated CPU Supervisor
X40030, X40031, X40034, X40035
Pinouts
X40030, X40034
(14 LD SOIC, TSSOP)
TOP VIEW
V2FAIL 1
V2MON 2
LOWLINE 3
NC 4
MR 5
RESET 6
VSS
7
14 VCC
13 WDO
12 V3FAIL
11 V3MON
10 WP
9 SCL
8 SDA
X40031, X40035
(14 LD SOIC, TSSOP)
TOP VIEW
V2FAIL 1
V2MON 2
LOWLINE 3
NC 4
MR 5
RESET 6
VSS 7
14 VCC
13 WDO
12 V3FAIL
11 V3MON
10 WP
9 SCL
8 SDA
Pin Descriptions
PIN
NAME
FUNCTION
1
V2FAIL V2 Voltage Fail Output. This open drain output goes LOW when V2MON is less than VTRIP2 and goes HIGH when
V2MON exceeds VTRIP2. There is no power-up reset delay circuitry on this pin.
2
V2MON V2 Voltage Monitor Input. When the V2MON input is less than the VTRIP2 voltage, V2FAIL goes LOW. This input can
monitor an unregulated power supply with an external resistor divider or can monitor a second power supply with no external
components. Connect V2MON to VSS or VCC when not used. The V2MON comparator is supplied by V2MON (X40030,
X40031) or by the VCC input (X40034, X40035).
3
LOWLINE Early Low VCC Detect. This CMOS output signal goes LOW when VCC < VTRIP1 and goes high when VCC > VTRIP1.
4
NC
No connect.
5
MR
Manual Reset Input. Pulling the MR pin LOW initiates a system reset. The RESET/RESET pin will remain HIGH/LOW
until the pin is released and for the tPURST thereafter.
6
RESET/ RESET Output. (X40030, X40034) This pin is an active HIGH CMOS output which goes HIGH whenever VCC falls below
RESET VTRIP1 voltage or if manual reset is asserted. This output stays active for the programmed time period (tPURST) on power-up. It
will also stay active until manual reset is released and for tPURST thereafter.
RESET Output. (X40031, X40035) This open drain pin is an active LOW output ,which goes LOW whenever VCC falls
below VTRIP1 voltage or if manual reset is asserted. This output stays active for the programmed time period (tPURST) on
power-up. It will also stay active until manual reset is released and for tPURST thereafter.
7
VSS
Ground
8
SDA
Serial Data. SDA is a bidirectional pin used to transfer data into and out of the device. It has an open drain output and
may be wire ORed with other open drain or open collector outputs. This pin requires a pull-up resistor and the input buffer
is always active (not gated).
Watchdog Input. A HIGH to LOW transition on the SDA (while SCL is toggled from HIGH to LOW and followed by a stop
condition) restarts the Watchdog timer. The absence of this transition within the watchdog time out period results in WDO
going active.
9
SCL
Serial Clock. The Serial Clock controls the serial bus timing for data input and output.
10
WP
Write Protect. WP HIGH prevents writes to any location in the device (including all the registers). It has an internal
pull-down resistor (>10MΩ typical).
11
V3MON V3 Voltage Monitor Input. When the V3MON input is less than the VTRIP3 voltage, V3FAIL goes LOW. This input can
monitor an unregulated power supply with an external resistor divider or can monitor a third power supply with no external
components. Connect V3MON to VSS or VCC when not used. The V3MON comparator is supplied by the V3MON input.
12
V3FAIL V3 Voltage Fail Output. This open drain output goes LOW when V3MON is less than VTRIP3 and goes HIGH when
V3MON exceeds VTRIP3. There is no power-up reset delay circuitry on this pin.
13
WDO
WDO Output. WDO is an active LOW, open drain output, which goes active whenever the watchdog timer goes active.
14
VCC
Supply Voltage.
6
FN8114.2
August 25, 2008