English
Language : 

ISL6146 Datasheet, PDF (6/23 Pages) Intersil Corporation – Low Voltage ORing FET Controller
ISL6146
Electrical Specifications VCC = BIAS = 12V, unless otherwise stated. TA = +25°C to +85°C. Boldface limits apply over the operating
temperature range, -40°C to +125°C. (Continued)
SYMBOL
PARAMETERS
TEST CONDITIONS
MIN
(Note 9) TYP
MAX
(Note 9) UNITS
ttoff
ttoffs
ION
Fast Turn-off Time
Slow Turn-off Time
Turn-On Current
VIN = VBIAS = 12V, VGATE = 18V to 10V,
CGATE = 57nF
VIN = VBIAS = 12V, VGATE = 18V to 10V,
CGATE = 57nF
BIAS = 12V, VG = 0V
BIAS = 12V, VG = 20V
65
130
ns
58
80
µs
1
mA
0.15
mA
VVG_FLTr GATE to VIN Rising Fault Voltage
VVG_FLTf GATE to VIN Falling Fault Voltage
CONTROL AND REGULATION I/O
GATE > VIN, enabled, fault is asserted
GATE > VIN, enabled, fault is asserted
320
440
140
220
560
mV
300
mV
VRr
Reverse Voltage Detection
Rising VOUT Threshold
VOUT rising
VRf
Reverse Voltage Detection
Falling VOUT Threshold
VOUT falling
tRs
Reverse Voltage Detection Response
Time
35
57
10
30
10
79
mV
51
mV
µs
VFWD_VR Amplifier Forward Voltage Regulation ISL6146 controls voltage across FET VDS to
11
19
VFWD_VR during static forward operation at loads
resulting in Id*rDS(ON) < VFWD_VR
VOS_HS
HS Comparator Input Offset Voltage
-14
0.7
VTH(HS5k) ADJ Adjust Threshold with 5k to GND RADJ = 5kΩ to GND
0.57
0.8
VTH(HS100k) ADJ Adjust Threshold with 100k to GND RADJ = 100kΩ to GND
10
40
tHSpd
HS Comparator Response Time
VOUT > VIN, 1ns transition, 5V differential
170
VFWD_FLT VIN to VOUT Forward Fault Voltage
VIN > VOUT, GATE is fully on, fault is asserted
330
450
VFWD_FLT_HYS VIN to VOUT Forward Fault Voltage
VIN > VOUT, GATE is fully on, fault is deasserted
44
Hysteresis
28
mV
14
mV
1.1
V
95
mV
ns
570
mV
mV
FAULT OUTPUT
IFLT_SINK FAULT Sink Current
IFLT_LEAK FAULT Leakage Current
tFLT_L2H FAULT Low to High Delay
tFLT_H2L FAULT High to Low Delay
ENABLE UVLO/OVP/ADJ INPUTS
BIAS = 18V FAULT = 0.5V, VIN < VOUT, VGATE = VGL 5
FAULT = “VFLT_H”, VIN > VOUT, VGATE = VIN + VGQP
GATE = VGQP to FAULT = HIGH
GATE = VIN to FAULT = LOW
9
0.04
10
1.7
mA
10
µA
23
µs
3
µs
VthRa
ISL6146A EN Rising Vth
580
606
631
mV
VthR_hysa ISL6146A EN Vth Hysteresis
-90
mV
VthFb
ISL6146B EN Falling Vth
580
606
631
mV
VthF_hysb ISL6146B EN Vth Hysteresis
+90
mV
VthFc
ISL6146C OVP Falling Vth
580
606
631
mV
VthF_hysc ISL6146C OVP Vth Hysteresis
+90
mV
VthRc
ISL6146C UVLO Rising Vth
580
606
631
mV
VthR_hysc ISL6146C UVLO Vth Hysteresis
-90
mV
tEN2GTER
EN/UVLO Rising to GATE Rising Delay
EN/OVP Falling to GATE Rising Delay
10
12
µs
9
12
µs
6
FN7667.0
December 16, 2011