English
Language : 

80C286883 Datasheet, PDF (11/13 Pages) Intersil Corporation – High Performance Microprocessor with Memory Management and Protection
80C286/883
Waveforms (Continued)
BUS CYCLE TYPE
VCH
CLK
VCL
HILDA
TH
φ1
φ2
16
TH OR TI
φ1
φ2
TI
φ1
φ2
TH
φ1
φ2
16
(SEE NOTE 4)
S1 • S0
PEACK
BHE, LOCK
A23 - A0,
M/IO,
COD/INTA
D15 - D0
12A (NOTE 3)
12B
IF TS
13
(SEE NOTE 5)
IF NPX TRANSFER
VALID
14
(SEE NOTE 6)
15
(SEE NOTE 3)
15
(SEE NOTE 1)
15
(SEE NOTE 2)
15
VALID IF WRITE
PCLK
NOTES:
1. These signals may not be driven by the 80C286/883 during the time shown. The worst case in terms of latest float time is shown.
2. The data bus will be driven as shown if the last cycle before TI in the diagram was a write TC.
3. The 80C286/883 puts its status pins in a high impedance logic one state during TH.
4. For HOLD request set up to HLDA, refer to Figure 8.
5. BHE and LOCK are driven at this time but will not become valid until TS.
6. The data bus will remain in a high impedance state if a read cycle is performed.
FIGURE 5. EXITING AND ENTERING HOLD
138