English
Language : 

9DBV0441 Datasheet, PDF (9/17 Pages) Integrated Circuit Systems – 53mW typical power consumption in PLL mode
9DBV0441 DATASHEET
Electrical Characteristics–Output Duty Cycle, Jitter, Skew and PLL Characteristics
TA = TCOM or TIND; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
PLL Bandwidth
PLL Jitter Peaking
Duty Cycle
BW
tJPEAK
tDC
-3dB point in High BW Mode
-3dB point in Low BW Mode
Peak Pass band Gain
Measured differentially, PLL Mode
2
2.7
4
1
1.4
2
1.2
2
45
50.1
55
UNITS
MHz
MHz
dB
%
NOTES
1,5
1,5
1
1
Duty Cycle Distortion
tDCD Measured differentially, Bypass Mode @100MHz
-1
0
1
%
1,3
Skew, Input to Output
tpdBYP
tpdPLL
Bypass Mode, VT = 50%
PLL Mode VT = 50%
3000
3600
4500
ps
1
0
92
200
ps
1,4
Skew, Output to Output
tsk3
VT = 50%
28
50
ps
1,4
Jitter, Cycle to cycle
tjcyc-cyc
PLL mode
Additive Jitter in Bypass Mode
16
50
0.1
25
ps
1,2
ps
1,2
1 Guaranteed by design and characterization, not 100% tested in production.
2 Measured from differential waveform
3 Duty cycle distortion is the difference in duty cycle between the output and the input clock when the device is operated in bypass mode.
4 All outputs at default slew rate
5 The MIN/TYP/MAX values of each BW setting track each other, i.e., Low BW MAX will never occur with Hi BW MIN.
Electrical Characteristics–Phase Jitter Parameters
TA = TCOM or TIND; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions
PARAMETER
SYMBOL
CONDITIONS
MIN
tjphPCIeG1
PCIe Gen 1
PCIe Gen 2 Lo Band
tjphPCIeG2
10kHz < f < 1.5MHz
PCIe Gen 2 High Band
Phase Jitter, PLL Mode
1.5MHz < f < Nyquist (50MHz)
tjphPCIeG3
PCIe Gen 3
(PLL BW of 2-4MHz, CDR = 10MHz)
tjphSGMII
125MHz, 1.5MHz to 20MHz, -20dB/decade
rollover < 1.5MHz, -40db/decade rolloff > 10MHz
tjphPCIeG1
Additive Phase Jitter,
Bypass Mode
tjphPCIeG2
tjphPCIeG3
PCIe Gen 1
PCIe Gen 2 Lo Band
10kHz < f < 1.5MHz
PCIe Gen 2 High Band
1.5MHz < f < Nyquist (50MHz)
PCIe Gen 3
(PLL BW of 2-4MHz, CDR = 10MHz)
125MHz, 1.5MHz to 10MHz, -20dB/decade
tjphSGMIIM0 rollover < 1.5MHz, -40db/decade rolloff > 10MHz
TYP
34
0.9
2.2
0.5
1.9
0.6
0.1
0.05
0.05
165
MAX
52
1.4
2.5
0.6
2
5
0.3
0.1
0.1
200
INDUSTRY
LIMIT UNITS Notes
86 ps (p-p) 1,2,3
3
ps
1,2
(rms)
3.1
ps
1,2
(rms)
1
ps
(rms)
1,2,4
NA
ps
1,6
(rms)
N/A ps (p-p) 1,2,3
N/A
ps 1,2,5
(rms)
N/A
ps 1,2,5
(rms)
N/A
ps 1,2,4,
(rms) 5
N/A
fs
(rms)
1,6
tjphSGMIIM1
125MHz, 12kHz to 20MHz, -20dB/decade rollover
< 1.5MHz, -40db/decade rolloff > 10MHz
251
300
N/A
1Guaranteed by design and characterization, not 100% tested in production.
2 See http://www.pcisig.com for complete specs
3 Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12.
4 For RMS figures, additive jitter is calculated by solving the following equation: Additive jitter = SQRT[(total jitter)^2 - (input jitter)^2]
5 Driven by 9FGV0831 or equivalent
6 Driven by Rohde&Schwarz SMA100
fs
1,6
(rms)
REVISION E 04/28/16
9
4 O/P 1.8V PCIE GEN1-2-3 ZDB/FOB W/ZO=100OHM