English
Language : 

ICS950813 Datasheet, PDF (10/22 Pages) Integrated Circuit Systems – Frequency Generator with 200MHz Differential CPU Clocks
ICS950813
Advance Information
Table 3
PCI_STOP# I2C Control Table
PCI_STOP#
(Pin 34)
Byte 0 Bit 3
Write Bit
Byte 0, Bit 3 Read Bit
(Internal Status)
0
0
0
0
1
0
1
0
0
1
1
1`
Note: When this Byte 0, Bit 3 is low (0), all PCI clocks are stopped.
Table 4
CPUCLKT/C (2:0) Outputs I2C Control Table
CPU_STOP#
(Pin 53)
Byte 1
Bit 3, 4, 5
CPUCLKT/C (2:0) Outputs
0
0
0
1
1
0
1
1
Stop
Running
Running
Running
Note: Individual CPUCLK outputs are controlled by Byte 1, Bit 3, 4, and 5.
Table 5
PCICLK_F (2:0) Outputs I2C Control Table
PCI_STOP#
(Pin 34)
Byte 3
Bit 3, 4, 5
PCICLK (2:0) Outputs
0
0
Stop
0
1
Running
1
0
Running
1
1
Running
Note: Individual PCICLK outputs are controlled by Byte 3, Bit 3, 4, and 5.
Table 6
3V66 (5:2) I2C Control Table
CPU_STOP#
(Pin 53)
Byte 5
Bit 5
3V66 (5:2)
0
0
Running
0
1
Stopped
1
0
Running
1
1
Running
Note: Activating Byte 5, Bit 5 will allow CPU_STOP# to control stop of pins 21, 22, 23, and 24.
Table 7
3V66 (1:0) I2C Control Table
CPU_STOP#
(Pin 53)
0
0
1
1
Byte 5
Bit 4
0
1
0
1
3V66 (1:0)
Running
Stopped
Running
Running
Note: Activating Byte 5, Bit 4 will allow CPU_STOP# to control stop of pins 33 and 35.
0708—10/10/02
10