English
Language : 

DS_FT313H Datasheet, PDF (38/64 Pages) Future Technology Devices International Ltd. – The FT313H is a Hi-Speed Universal Serial Bus (USB) Host Controller compatible with Universal Serial Bus Specification Rev 2.0 and supports data transfer speeds of up to 480M bit/s.
Document No.: FT_000589
FT313H USB2.0 HS Host Controller Datasheet Version 1.1
Clearance No.: FTDI# 318
Bit
Name
Type Default value Description
REMOTEWKINT
_EN
Control the INT generation when the host
controller supports remote wake up
0: No INT will be generated when remote
wake up occurred.
1: INT will be asserted when remote wake up
occurred.
2
DMAEOTINT_EN R/W 1’b0
DMA EOT interrupt enable
Control assertion of INT on the DMA transfer
completion
0: No INT will be generated when a DMA
transfer is completed.
1: INT will be asserted when a DMA transfer is
completed.
1
SOFINT_EN
R/W 1’b0
SOF interrupt enable
Control the INT generation at every SOF
occurrence
0: No INT will be generated on SOF.
1: INT will be asserted at every SOF.
0
MSOFINT_EN
R/W 1’b0
Table 5-25 HC interrupt status register
uSOF interrupt enable
Control the INT generation at every uSOF
occurrence
0: No INT will be generated on uSOF.
1: INT will be asserted at every uSOF.
5.5 USB testing registers
5.5.1 TESTMODE register (address = 50h)
This register allows the firmware to set the DP and DM pins to predetermined states for testing purposes.
Once force one test mode on host, must use test device on port connection.
Note: Only one bit can be set to logic 1 at a time. After writing to this register, need add 150ns delay
before writing this register again. The registers 70h and 74h both have same operation.
Bit
Name
Type Default value Description
[31:5]
Reserved
RO
27’b0
-
4
TST_LOOPBK
R/W 1’b0
Turn on the loop back mode. When this bit is
set to ‘1’, the host controller will enter the loop
back mode.
3
Reserved
RO
1’b0
-
2
TST_PKT
R/W 1’b0
TEST_PACKET
After entering the high speed and writing 1’b1
to this bit, users should command the DMA by
the test parameter setting registers (0x70h
and 0x74h) to move the packet data defined
Copyright © 2012 Future Technology Devices International Limited
38