English
Language : 

MSC7118 Datasheet, PDF (35/60 Pages) Freescale Semiconductor, Inc – Low-Cost 16-bit DSP with DDR Controller
2.5.8 UART Timing
Table 23. UART Timing
No.
Characteristics
— Internal bus clock (APBCLK)
— Internal bus clock period (1/APBCLK)
400 URXD and UTXD inputs high/low duration
401 URXD and UTXD inputs rise/fall time
402 UTXD output rise/fall time
Expression
FCORE/2
TAPBCLK
16 × TAPBCLK
Min
—
6.67
106.67
—
—
Max
150
—
—
5
5
Unit
MHz
ns
ns
ns
ns
UTXD, URXD
inputs
401
401
400
400
Figure 17. UART Input Timing
402
402
UTXD Output
Figure 18. UART Output Timing
2.5.9 EE Timing
Table 24. EE0 Timing
Number
Characteristics
Type
Min
65
66
Notes: 1.
2.
3.
EE0 input to the core
Asynchronous
4 core clock periods
EE0 output from the core
Synchronous to core clock
1 core clock period
The core clock is the SC1400 core clock. The ratio between the core clock and CLKOUT is configured during power-on-reset.
Configure the direction of the EE pin in the EE_CTRL register (see the SC140/SC1400 Core Reference Manual for details.
Refer to Table 1-11 on page 1-16 for details on EE pin functionality.
Figure 20 shows the signal behavior of the EE pin.
EE0 In
EE0 Out
65
66
Figure 19. EE Pin Timing
MSC7118 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 7
Freescale Semiconductor
35